Home | History | Annotate | Download | only in mpc8308_p1m

Lines Matching refs:im

27 	immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
31 out_be32(&im->sysconf.ddrlaw[0].bar,
33 out_be32(&im->sysconf.ddrlaw[0].ar, LBLAWAR_EN | (msize_log2 - 1));
34 out_be32(&im->sysconf.ddrcdr, CONFIG_SYS_DDRCDR_VALUE);
36 out_be32(&im->ddr.csbnds[0].csbnds, (msize - 1) >> 24);
37 out_be32(&im->ddr.cs_config[0], CONFIG_SYS_DDR_CS0_CONFIG);
40 out_be32(&im->ddr.cs_config[1], 0);
42 out_be32(&im->ddr.sdram_clk_cntl, CONFIG_SYS_DDR_SDRAM_CLK_CNTL);
43 out_be32(&im->ddr.timing_cfg_3, CONFIG_SYS_DDR_TIMING_3);
44 out_be32(&im->ddr.timing_cfg_1, CONFIG_SYS_DDR_TIMING_1);
45 out_be32(&im->ddr.timing_cfg_2, CONFIG_SYS_DDR_TIMING_2);
46 out_be32(&im->ddr.timing_cfg_0, CONFIG_SYS_DDR_TIMING_0);
48 out_be32(&im->ddr.sdram_cfg, CONFIG_SYS_DDR_SDRAM_CFG);
49 out_be32(&im->ddr.sdram_cfg2, CONFIG_SYS_DDR_SDRAM_CFG2);
50 out_be32(&im->ddr.sdram_mode, CONFIG_SYS_DDR_MODE);
51 out_be32(&im->ddr.sdram_mode2, CONFIG_SYS_DDR_MODE2);
53 out_be32(&im->ddr.sdram_interval, CONFIG_SYS_DDR_INTERVAL);
57 setbits_be32(&im->ddr.sdram_cfg, SDRAM_CFG_MEM_EN);
65 immap_t *im = (immap_t *)CONFIG_SYS_IMMR;
68 if ((in_be32(&im->sysconf.immrbar) & IMMRBAR_BASE_ADDR) != (u32)im)