HomeSort by relevance Sort by last modified time
    Searched refs:Orders (Results 1 - 4 of 4) sorted by null

  /external/llvm/lib/CodeGen/SelectionDAG/
ScheduleDAGSDNodes.cpp 668 SmallVector<std::pair<unsigned, MachineInstr*>, 32> &Orders,
686 Orders.push_back(std::make_pair(DVOrder, DbgMI));
700 SmallVector<std::pair<unsigned, MachineInstr*>, 32> &Orders,
706 ProcessSDDbgValues(N, DAG, Emitter, Orders, VRBaseMap, 0);
713 Orders.push_back(std::make_pair(Order, (MachineInstr*)0));
717 Orders.push_back(std::make_pair(Order, prior(Emitter.getInsertPos())));
718 ProcessSDDbgValues(N, DAG, Emitter, Orders, VRBaseMap, Order);
766 SmallVector<std::pair<unsigned, MachineInstr*>, 32> Orders;
807 ProcessSourceNode(N, DAG, Emitter, VRBaseMap, Orders, Seen);
814 ProcessSourceNode(SU->getNode(), DAG, Emitter, VRBaseMap, Orders,
    [all...]
  /external/llvm/utils/TableGen/
CodeGenRegisters.h 166 // Allocation orders. Order[0] always contains all registers in Members.
167 std::vector<SmallVector<Record*, 16> > Orders;
272 return Orders[No];
275 // Return the total number of allocation orders available.
276 unsigned getNumOrders() const { return Orders.size(); }
CodeGenRegisters.cpp 485 Orders.resize(1 + AltOrders->size());
489 Orders[0].push_back((*Elements)[i]);
493 // Alternative allocation orders may be subsets.
497 Orders[1 + i].append(Order.begin(), Order.end());
572 // Copy all allocation orders, filter out foreign registers from the larger
574 Orders.resize(Super.Orders.size());
575 for (unsigned i = 0, ie = Super.Orders.size(); i != ie; ++i)
576 for (unsigned j = 0, je = Super.Orders[i].size(); j != je; ++j)
577 if (contains(RegBank.getReg(Super.Orders[i][j]))
    [all...]
  /external/clang/lib/CodeGen/
CGBuiltin.cpp     [all...]

Completed in 72 milliseconds