/external/llvm/lib/CodeGen/SelectionDAG/ |
LegalizeVectorOps.cpp | 135 ISD::LoadExtType ExtType = LD->getExtensionType(); 136 if (LD->getMemoryVT().isVector() && ExtType != ISD::NON_EXTLOAD) { 358 ISD::LoadExtType ExtType = LD->getExtensionType(); 366 SDValue ScalarLoad = DAG.getExtLoad(ExtType, dl,
|
LegalizeIntegerTypes.cpp | 416 ISD::LoadExtType ExtType = 419 SDValue Res = DAG.getExtLoad(ExtType, dl, NVT, N->getChain(), N->getBasePtr(), [all...] |
LegalizeVectorTypes.cpp | 786 ISD::LoadExtType ExtType = LD->getExtensionType(); 799 Lo = DAG.getLoad(ISD::UNINDEXED, ExtType, LoVT, dl, Ch, Ptr, Offset, 806 Hi = DAG.getLoad(ISD::UNINDEXED, ExtType, HiVT, dl, Ch, Ptr, Offset, [all...] |
SelectionDAG.cpp | [all...] |
DAGCombiner.cpp | 158 ISD::NodeType ExtType); 722 ISD::LoadExtType ExtType = ISD::isNON_EXTLoad(LD) 727 return DAG.getExtLoad(ExtType, dl, PVT, [all...] |
/external/llvm/lib/Target/CellSPU/ |
SPUISelLowering.cpp | 566 ISD::LoadExtType ExtType = LN->getExtensionType(); 738 if (ExtType == ISD::SEXTLOAD) { 740 } else if (ExtType == ISD::ZEXTLOAD) { 742 } else if (ExtType == ISD::EXTLOAD) { [all...] |
/external/llvm/lib/Target/Mips/ |
MipsISelLowering.cpp | [all...] |