HomeSort by relevance Sort by last modified time
    Searched refs:Src1 (Results 1 - 8 of 8) sorted by null

  /external/llvm/lib/ExecutionEngine/Interpreter/
Execution.cpp 50 Dest.TY##Val = Src1.TY##Val OP Src2.TY##Val; \
53 static void executeFAddInst(GenericValue &Dest, GenericValue Src1,
64 static void executeFSubInst(GenericValue &Dest, GenericValue Src1,
75 static void executeFMulInst(GenericValue &Dest, GenericValue Src1,
86 static void executeFDivInst(GenericValue &Dest, GenericValue Src1,
97 static void executeFRemInst(GenericValue &Dest, GenericValue Src1,
101 Dest.FloatVal = fmod(Src1.FloatVal, Src2.FloatVal);
104 Dest.DoubleVal = fmod(Src1.DoubleVal, Src2.DoubleVal);
114 Dest.IntVal = APInt(1,Src1.IntVal.OP(Src2.IntVal)); \
123 Dest.IntVal = APInt(1,(void*)(intptr_t)Src1.PointerVal OP
    [all...]
  /external/llvm/lib/Target/R600/
R600ExpandSpecialInstrs.cpp 81 AMDGPU::ZERO); // src1
224 unsigned Src1 = 0;
228 int Src1Idx = TII->getOperandIdx(MI, R600Operands::SRC1);
230 Src1 = MI.getOperand(Src1Idx).getReg();
236 Src1 = TRI.getSubReg(Src1, SubRegIndex);
241 Src1 = TRI.getSubReg(Src0, SubRegIndex1);
282 TII->buildDefaultInstruction(MBB, I, Opcode, DstReg, Src0, Src1);
  /external/llvm/lib/Target/Hexagon/
HexagonPeephole.cpp 153 MachineOperand &Src1 = MI->getOperand(1);
158 unsigned SrcReg = Src1.getReg();
HexagonISelDAGToDAG.cpp 671 // def STrid : STInst<(outs), (ins MEMri:$addr, DoubleRegs:$src1), ...
    [all...]
  /frameworks/av/media/libstagefright/codecs/on2/h264dec/omxdl/arm11/api/
armCOMM_IDCT_s.h 664 Src1 EQU 8
674 qXj1 QN Src1.S16
685 dXj1lo DN (Src1*2).S16
686 dXj1hi DN (Src1*2+1).S16
877 XTR6 EQU Src1
    [all...]
  /frameworks/av/media/libstagefright/codecs/on2/h264dec/omxdl/arm_neon/api/
armCOMM_IDCT_s.h 670 Src1 EQU 8
680 qXj1 QN Src1.S16
691 dXj1lo DN (Src1*2).S16
692 dXj1hi DN (Src1*2+1).S16
883 XTR6 EQU Src1
    [all...]
  /external/llvm/lib/CodeGen/SelectionDAG/
SelectionDAGBuilder.cpp     [all...]
LegalizeVectorTypes.cpp     [all...]

Completed in 198 milliseconds