HomeSort by relevance Sort by last modified time
    Searched refs:D0 (Results 1 - 25 of 110) sorted by null

1 2 3 4 5

  /external/eigen/blas/testing/
zblat1.f 105 DATA SA, CA/0.3D0, (0.4D0,-0.7D0)/
106 DATA ((CV(I,J,1),I=1,8),J=1,5)/(0.1D0,0.1D0),
107 + (1.0D0,2.0D0), (1.0D0,2.0D0), (1.0D0,2.0D0)
    [all...]
dblat1.f 102 DATA DA1/0.3D0, 0.4D0, -0.3D0, -0.4D0, -0.3D0, 0.0D0,
103 + 0.0D0, 1.0D0/
104 DATA DB1/0.4D0, 0.3D0, 0.4D0, 0.3D0, -0.4D0, 0.0D0
    [all...]
  /external/clang/test/CodeGen/
mips64-class-return.cpp 7 class D0 : public B0 {
23 extern D0 gd0;
28 D0 foo1(void) {
43 void foo4(D0 a0) {
  /frameworks/av/media/libeffects/lvm/lib/SpectrumAnalyzer/src/
LVPSA_QPD_Process.c 77 LVM_INT16 D0;
114 D0 = (LVM_INT16)(Xg0 - V0);
116 temp2 = (LVM_INT32)D0;
119 D0 = (LVM_INT16)(D0>>1);
120 if (D0 < 0){
121 D0 = (LVM_INT16)(-D0);
124 temp2 = (LVM_INT32)D0;
125 MUL32x32INTO32((LVM_INT32)D0,Km,temp,31)
    [all...]
  /external/eigen/blas/
drotm.f 21 * DFLAG=-1.D0 DFLAG=0.D0 DFLAG=1.D0 DFLAG=-2.D0
23 * (DH11 DH12) (1.D0 DH12) (DH11 1.D0) (1.D0 0.D0)
25 * (DH21 DH22), (DH21 1.D0), (-1.D0 DH22), (0.D0 1.D0)
    [all...]
drotmg.f 17 * DFLAG=-1.D0 DFLAG=0.D0 DFLAG=1.D0 DFLAG=-2.D0
19 * (DH11 DH12) (1.D0 DH12) (DH11 1.D0) (1.D0 0.D0)
21 * (DH21 DH22), (DH21 1.D0), (-1.D0 DH22), (0.D0 1.D0)
    [all...]
  /device/lge/hammerhead/nfc/
libnfc-brcm-20791b05.conf 22 LPTD_CFG={38:B9:36:01:00:FF:FF:08:00:00:00:A0:0F:40:00:00:12:02:10:00:00:00:2D:0B:30:00:00:00:00:00:00:00:00:00:00:00:00:00:00:03:00:D0:07:00:00:08:07:00:00:C8:00:00:00:00:00:00:00}
  /frameworks/av/media/libstagefright/codecs/amrwbenc/src/asm/ARMV7/
syn_filt_neon.s 45 VLD1.S16 {D0, D1, D2, D3}, [r4]! @load 16 mems
46 VST1.S16 {D0, D1, D2, D3}, [r5]! @store 16 mem[] to *yy
53 VLD1.S16 {D0, D1, D2, D3}, [r0]! @ load a[1] ~ a[16]
54 VREV64.16 D0, D0
74 VMLAL.S16 Q5, D0, D7
96 VLD1.S16 {D0, D1, D2, D3}, [r5]!
97 VST1.S16 {D0, D1, D2, D3}, [r3]!
convolve_neon.s 54 VLD1.S16 D0, [r6]!
58 VMLAL.S16 Q10, D0, D1
90 VLD1.S16 D0, [r6]!
94 VMLAL.S16 Q10, D0, D1
128 VLD1.S16 D0, [r6]!
132 VMLAL.S16 Q10, D0, D1
154 VLD1.S16 D0, [r6]!
158 VMLAL.S16 Q10, D0, D1
Dot_p_neon.s 47 VMULL.S16 Q15, D16, D0
60 VMLAL.S16 Q15, D0, D12
69 VMLAL.S16 Q15, D4, D0
80 VMULL.S16 Q15, D0, D0
100 VMLAL.S16 Q15, D0, D0
Filt_6k_7k_neon.s 42 VLD1.S16 {D0, D1, D2, D3}, [r0]!
45 VST1.S16 {D0, D1, D2, D3}, [r1]!
101 VMULL.S16 Q9,D8,D0[0]
103 VMULL.S16 Q11,D9,D0[0]
122 VMLAL.S16 Q9,D8,D0[1]
125 VMLAL.S16 Q11,D9,D0[1]
144 VMLAL.S16 Q9,D8,D0[2]
147 VMLAL.S16 Q11,D9,D0[2]
166 VMLAL.S16 Q9,D8,D0[3]
169 VMLAL.S16 Q11,D9,D0[3
    [all...]
Syn_filt_32_neon.s 52 VLD1.S16 {D0, D1, D2, D3}, [r0]! @a[1] ~ a[16]
57 VREV64.16 D0, D0
72 VMLAL.S16 Q10, D11, D0
89 VMLAL.S16 Q11, D7, D0
residu_asm_neon.s 36 VLD1.S16 {D0, D1, D2, D3}, [r0]! @get all a[]
45 VQDMULL.S16 Q10, D5, D0[0] @finish the first L_mult
49 VQDMLAL.S16 Q10, D5, D0[1]
53 VQDMLAL.S16 Q10, D5, D0[2]
57 VQDMLAL.S16 Q10, D5, D0[3]
Norm_Corr_neon.s 78 VMULL.S16 Q10, D0, D0
120 VMULL.S16 Q10, D0, D0 @L_tmp1 += excf[] * excf[]
121 VMULL.S16 Q11, D0, D8 @L_tmp += x[] * excf[]
141 VMLAL.S16 Q10, D0, D0
142 VMLAL.S16 Q11, D0, D8
  /device/asus/flo/nfc/
libnfc-brcm-20791b05.conf 22 LPTD_CFG={38:B9:36:01:00:FF:FF:03:00:00:00:A0:0F:40:00:00:12:02:10:00:00:00:2D:0B:30:00:00:00:00:00:00:00:00:00:00:00:00:00:00:03:00:D0:07:00:00:08:07:00:00:C8:00:00:00:00:00:00:00}
  /frameworks/av/media/libstagefright/codecs/on2/h264dec/omxdl/arm_neon/vc/m4p10/src/
omxVCM4P10_DequantTransformResidualFromPairAndAdd_s.s 124 dSrcRow0 DN D0.I16
128 dDqntRow0 DN D0.I16
136 dIn0 DN D0.S16
151 df0 DN D0.S16
165 dh0 DN D0.S16
172 dDeltaRow0 DN D0.S16
184 dDstRow01 DN D0.U8
186 dDstRow0 DN D0.32[0]
187 dDstRow1 DN D0.32[1]
294 VADD de0,dIn0,dIn2 ;// e0 = d0 + d2
    [all...]
armVCM4P10_TransformResidual4x4_s.s 59 dIn0 DN D0.S16
72 df0 DN D0.S16
86 dh0 DN D0.S16
120 VADD de0,dIn0,dIn2 ;// e0 = d0 + d2
121 VSUB de1,dIn0,dIn2 ;// e1 = d0 - d2
147 VADD dg0,df0,df2 ;// e0 = d0 + d2
148 VSUB dg1,df0,df2 ;// e1 = d0 - d2
omxVCM4P10_TransformDequantChromaDCFromPair_s.s 64 dZero DN D0.U16
65 dInvTrCoeff DN D0.S16
  /art/compiler/utils/mips/
constants_mips.h 32 D0 = 0,
  /frameworks/av/media/libstagefright/codecs/on2/h264dec/omxdl/arm_neon/vc/m4p2/src/
armVCM4P2_Clip8_s.s 32 dx00 DN D0.S16
46 dclip0 DN D0.U8
omxVCM4P2_QuantInvInter_I_s.s 73 dQP10 DN D0.S32[0]
76 dQP1 DN D0.S16
  /art/compiler/utils/arm/
managed_register_arm_test.cc 126 ArmManagedRegister reg = ArmManagedRegister::FromDRegister(D0);
133 EXPECT_EQ(D0, reg.AsDRegister());
295 EXPECT_TRUE(!no_reg.Equals(ArmManagedRegister::FromDRegister(D0)));
303 EXPECT_TRUE(!reg_R0.Equals(ArmManagedRegister::FromDRegister(D0)));
311 EXPECT_TRUE(!reg_R1.Equals(ArmManagedRegister::FromDRegister(D0)));
321 EXPECT_TRUE(!reg_R8.Equals(ArmManagedRegister::FromDRegister(D0)));
332 EXPECT_TRUE(!reg_S0.Equals(ArmManagedRegister::FromDRegister(D0)));
342 EXPECT_TRUE(!reg_S1.Equals(ArmManagedRegister::FromDRegister(D0)));
352 EXPECT_TRUE(!reg_S31.Equals(ArmManagedRegister::FromDRegister(D0)));
356 ArmManagedRegister reg_D0 = ArmManagedRegister::FromDRegister(D0);
    [all...]
  /external/llvm/test/MC/MachO/
x86_32-symbols.s 5 D0:
701 // CHECK: ('_string', 'D0')
x86_64-symbols.s 5 D0:
658 // CHECK: ('_string', 'D0')
  /frameworks/av/media/libstagefright/codecs/on2/h264dec/omxdl/arm_neon/vc/comm/src/
omxVCCOMM_Copy8x8_s.s 37 X0 DN D0.S8

Completed in 126 milliseconds

1 2 3 4 5