Lines Matching refs:s4
234 # define SET_REGISTER_AS_OBJECT(_idx, _val) SET_REGISTER(_idx, (s4)_val)
235 # define GET_REGISTER_INT(_idx) ((s4) GET_REGISTER(_idx))
236 # define SET_REGISTER_INT(_idx, _val) SET_REGISTER(_idx, (s4)_val)
260 # define GET_REGISTER_INT(_idx) ((s4)GET_REGISTER(_idx))
261 # define SET_REGISTER_INT(_idx, _val) SET_REGISTER(_idx, (s4)_val)
563 if ((s4) GET_REGISTER(vsrc1) _cmp (s4) GET_REGISTER(vsrc2)) { \
579 if ((s4) GET_REGISTER(vsrc1) _cmp 0) { \
609 s4 firstVal, secondVal, result; \
629 (s4) GET_REGISTER(vsrc1) _op (s4) GET_REGISTER(vsrc2)); \
656 s4 firstVal, result; \
690 s4 firstVal, result; \
708 (s4) GET_REGISTER(vsrc1) _op (s1) vsrc2); \
734 s4 firstVal, secondVal, result; \
753 (s4) GET_REGISTER(vdst) _op (s4) GET_REGISTER(vsrc1)); \
1365 s4 tmp;
1368 tmp = (s4) (INST_B(inst) << 28) >> 28; // sign extend 4-bit value
1369 ILOGV("|const/4 v%d,#0x%02x", vdst, (s4)tmp);
1425 SET_REGISTER_WIDE(vdst, (s4) tmp);
1704 s4 length;
1712 vdst, vsrc1, ref, (s4) GET_REGISTER(vsrc1));
1713 length = (s4) GET_REGISTER(vsrc1);
1750 s4 offset;
1755 offset = FETCH(1) | (((s4) FETCH(2)) << 16);
1817 s4 offset = (s2) FETCH(1); /* sign-extend next code unit */
1833 s4 offset = FETCH(1); /* low-order 16 bits */
1834 offset |= ((s4) FETCH(2)) << 16; /* high-order 16 bits */
1852 s4 offset;
1855 offset = FETCH(1) | (((s4) FETCH(2)) << 16);
1883 s4 offset;
1886 offset = FETCH(1) | (((s4) FETCH(2)) << 16);
2328 float, _FLOAT, s4, _INT)
2342 double, _DOUBLE, s4, _INT)
2399 HANDLE_OP_SHX_INT(OP_SHL_INT, "shl", (s4), <<)
2403 HANDLE_OP_SHX_INT(OP_SHR_INT, "shr", (s4), >>)
2549 HANDLE_OP_SHX_INT_2ADDR(OP_SHL_INT_2ADDR, "shl", (s4), <<)
2553 HANDLE_OP_SHX_INT_2ADDR(OP_SHR_INT_2ADDR, "shr", (s4), >>)
2667 SET_REGISTER(vdst, (s2) vsrc2 - (s4) GET_REGISTER(vsrc1));
2709 SET_REGISTER(vdst, (s1) vsrc2 - (s4) GET_REGISTER(vsrc1));
2739 HANDLE_OP_SHX_INT_LIT8(OP_SHL_INT_LIT8, "shl", (s4), <<)
2743 HANDLE_OP_SHX_INT_LIT8(OP_SHR_INT_LIT8, "shr", (s4), >>)