Home | History | Annotate | Download | only in 24K

Lines Matching full:cycles

2     {0x0, CTR(0) | CTR(1), 0, "CYCLES",
3 "0-0 Cycles"},
37 "18-0 Stall cycles, including ALU and IFU"},
49 "24-0 Cache fixup cycles (specific to the 24K family microarchitecture)"},
51 "25-0 IFU stall cycles"},
63 "37-0 Stall cycles due to an instruction cache miss"},
65 "38-0 SYNC stall cycles"},
67 "39-0 Cycles a data cache miss is outstanding, but not necessarily stalling the pipeline"},
69 "40-0 Uncached stall cycles"},
71 "41-0 MDU stall cycles"},
73 "42-0 CP2 stall cycles"},
75 "43-0 ISPRAM stall cycles"},
79 "45-0 Load to use stall cycles"},
81 "46-0 Stall cycles due to return data from MFC0 and RDHWR instructions"},
137 "25-1 ALU stall cycles"},
151 "37-1 Stall cycles due to a data cache miss"},
153 "38-1 FSB (fill/store buffer) index conflict stall cycles"},
155 "39-1 Cycles a L2 miss is outstanding, but not necessarily stalling the pipeline"},
157 "41-1 FPU stall cycles"},
159 "42-1 CorExtend stall cycles"},
161 "43-1 DSPRAM stall cycles"},
163 "45-1 ALU to AGEN stall cycles"},
165 "46-1 Branch mispredict stall cycles"},
167 "48-1 Cycles while at least one IFU fill buffer is allocated"},
173 "51-1 FSB full pipeline stall cycles"},
177 "53-1 LDQ full pipeline stall cycles"},
181 "55-1 WBB full pipeline stall cycles"},