/external/llvm/lib/Target/ARM/ |
ARMTargetTransformInfo.cpp | 259 { ISD::FP_TO_SINT, MVT::v4i32, MVT::v4f32, 1 }, 261 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 3 }, 263 { ISD::FP_TO_SINT, MVT::v4i16, MVT::v4f32, 2 }, 277 { ISD::FP_TO_SINT, MVT::v2i32, MVT::v2f64, 2 }, 279 { ISD::FP_TO_SINT, MVT::v8i16, MVT::v8f32, 4 }, 281 { ISD::FP_TO_SINT, MVT::v16i16, MVT::v16f32, 8 }, 295 { ISD::FP_TO_SINT, MVT::i1, MVT::f32, 2 }, 297 { ISD::FP_TO_SINT, MVT::i1, MVT::f64, 2 }, 299 { ISD::FP_TO_SINT, MVT::i8, MVT::f32, 2 }, 301 { ISD::FP_TO_SINT, MVT::i8, MVT::f64, 2 } [all...] |
ARMISelLowering.cpp | 111 setOperationAction(ISD::FP_TO_SINT, VT, Custom); 116 setOperationAction(ISD::FP_TO_SINT, VT, Expand); 562 setOperationAction(ISD::FP_TO_SINT, MVT::v4i16, Custom); 605 setTargetDAGCombine(ISD::FP_TO_SINT); [all...] |
/external/llvm/include/llvm/CodeGen/ |
ISDOpcodes.h | 379 FP_TO_SINT, [all...] |
/external/chromium_org/third_party/mesa/src/src/gallium/drivers/radeon/ |
R600ISelLowering.cpp | 417 ConversionOp = ISD::FP_TO_SINT; 492 Cond = DAG.getNode(ISD::FP_TO_SINT, DL, MVT::i32,
|
AMDILISelLowering.cpp | 545 SDValue iq = DAG.getNode(ISD::FP_TO_SINT, DL, INTTY, fq);
|
/external/llvm/lib/Target/Hexagon/ |
HexagonISelLowering.cpp | [all...] |
/external/llvm/lib/Target/X86/ |
X86TargetTransformInfo.cpp | 438 { ISD::FP_TO_SINT, MVT::v8i8, MVT::v8f32, 1 }, 439 { ISD::FP_TO_SINT, MVT::v4i8, MVT::v4f32, 1 },
|
X86ISelLowering.cpp | 350 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom); 353 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have 355 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote); 356 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote); 359 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote); 361 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); 363 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom); 364 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom); [all...] |
/external/mesa3d/src/gallium/drivers/radeon/ |
R600ISelLowering.cpp | 417 ConversionOp = ISD::FP_TO_SINT; 492 Cond = DAG.getNode(ISD::FP_TO_SINT, DL, MVT::i32,
|
AMDILISelLowering.cpp | 545 SDValue iq = DAG.getNode(ISD::FP_TO_SINT, DL, INTTY, fq);
|
/external/llvm/lib/CodeGen/SelectionDAG/ |
LegalizeFloatTypes.cpp | 612 case ISD::FP_TO_SINT: Res = SoftenFloatOp_FP_TO_SINT(N); break; 677 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unsupported FP_TO_SINT!"); [all...] |
SelectionDAGDumper.cpp | 223 case ISD::FP_TO_SINT: return "fp_to_sint";
|
LegalizeVectorTypes.cpp | 83 case ISD::FP_TO_SINT: 540 case ISD::FP_TO_SINT: [all...] |
LegalizeVectorOps.cpp | 226 case ISD::FP_TO_SINT:
|
LegalizeDAG.cpp | [all...] |
LegalizeIntegerTypes.cpp | 97 case ISD::FP_TO_SINT: 357 // not Legal, check to see if we can use FP_TO_SINT instead. (If both UINT 362 TLI.isOperationLegalOrCustom(ISD::FP_TO_SINT, NVT)) 363 NewOpc = ISD::FP_TO_SINT; [all...] |
FastISel.cpp | [all...] |
/external/llvm/lib/Target/R600/ |
AMDGPUISelLowering.cpp | 107 setOperationAction(ISD::FP_TO_SINT, VT, Expand);
|
AMDILISelLowering.cpp | 448 SDValue iq = DAG.getNode(ISD::FP_TO_SINT, DL, INTTY, fq);
|
R600ISelLowering.cpp | 93 setTargetDAGCombine(ISD::FP_TO_SINT); [all...] |
/external/llvm/lib/Target/PowerPC/ |
PPCISelLowering.cpp | 216 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores. 217 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 318 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); 336 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); 342 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 454 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal); [all...] |
/external/llvm/lib/Target/AArch64/ |
AArch64ISelLowering.cpp | 240 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 241 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); 242 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Custom); [all...] |
/external/llvm/lib/Target/Sparc/ |
SparcISelLowering.cpp | [all...] |
/external/llvm/lib/Target/Mips/ |
MipsISelLowering.cpp | 258 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom); 274 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom); 752 case ISD::FP_TO_SINT: return lowerFP_TO_SINT(Op, DAG); [all...] |
/external/llvm/lib/CodeGen/ |
TargetLoweringBase.cpp | [all...] |