/external/llvm/lib/Target/X86/ |
X86TargetTransformInfo.cpp | 412 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i1, 8 }, 413 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i8, 8 }, 414 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 }, 415 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 1 }, 425 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i1, 6 }, 426 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i8, 5 }, 427 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 5 }, 428 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 9 }, 438 { ISD::FP_TO_SINT, MVT::v8i8, MVT::v8f32, 1 }, 480 { ISD::SETCC, MVT::v8f32, 1 } [all...] |
X86ISelLowering.cpp | [all...] |
/external/llvm/include/llvm/CodeGen/ |
ValueTypes.h | 99 v8f32 = 44, // 8 x f32 enumerator in enum:llvm::MVT::SimpleValueType 218 return (SimpleTy == MVT::v8f32 || SimpleTy == MVT::v4f64 || 293 case v8f32: 321 case v8f32: 399 case v8f32: 528 if (NumElements == 8) return MVT::v8f32;
|
/external/llvm/lib/Target/X86/InstPrinter/ |
X86InstComments.cpp | 326 DecodeSHUFPMask(MVT::v8f32, MI->getOperand(MI->getNumOperands()-1).getImm(), 364 DecodeUNPCKLMask(MVT::v8f32, ShuffleMask); 400 DecodeUNPCKHMask(MVT::v8f32, ShuffleMask); 416 DecodePSHUFMask(MVT::v8f32, MI->getOperand(MI->getNumOperands()-1).getImm(),
|
/external/llvm/lib/Target/ARM/ |
ARMTargetTransformInfo.cpp | 250 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i16, 4 }, 251 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i16, 4 }, 252 { ISD::SINT_TO_FP, MVT::v8f32, MVT::v8i32, 2 }, 253 { ISD::UINT_TO_FP, MVT::v8f32, MVT::v8i32, 2 }, 279 { ISD::FP_TO_SINT, MVT::v8i16, MVT::v8f32, 4 }, 280 { ISD::FP_TO_UINT, MVT::v8i16, MVT::v8f32, 4 },
|
/external/llvm/lib/IR/ |
ValueTypes.cpp | 162 case MVT::v8f32: return "v8f32"; 225 case MVT::v8f32: return VectorType::get(Type::getFloatTy(Context), 8);
|
/external/llvm/utils/TableGen/ |
CodeGenTarget.cpp | 103 case MVT::v8f32: return "MVT::v8f32";
|
/external/llvm/lib/Target/R600/ |
SIISelLowering.cpp | 58 addRegisterClass(MVT::v8f32, &AMDGPU::VReg_256RegClass); 66 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Expand); [all...] |