Home | History | Annotate | Download | only in ARM

Lines Matching refs:isARMLowRegister

360     if (!isARMLowRegister(Reg))
421 if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA)
462 } else if (!isARMLowRegister(BaseReg) ||
547 if (!isARMLowRegister(MI->getOperand(0).getReg()))
649 if (!isARMLowRegister(Reg0) || !isARMLowRegister(Reg1)
650 || !isARMLowRegister(Reg2))
672 if (Entry.LowRegs2 && !isARMLowRegister(Reg0))
681 if (Entry.LowRegs2 && !isARMLowRegister(Reg2))
773 if (Entry.LowRegs1 && !isARMLowRegister(Reg))