HomeSort by relevance Sort by last modified time
    Searched full:subu (Results 101 - 125 of 184) sorted by null

1 2 3 45 6 7 8

  /prebuilts/ndk/8/platforms/android-14/arch-mips/usr/include/machine/
asm.h 171 #define PTR_SUBU subu
  /prebuilts/ndk/8/platforms/android-9/arch-mips/usr/include/machine/
asm.h 171 #define PTR_SUBU subu
  /prebuilts/ndk/9/platforms/android-14/arch-mips/usr/include/machine/
asm.h 171 #define PTR_SUBU subu
  /prebuilts/ndk/9/platforms/android-18/arch-mips/usr/include/machine/
asm.h 171 #define PTR_SUBU subu
  /prebuilts/ndk/9/platforms/android-9/arch-mips/usr/include/machine/
asm.h 171 #define PTR_SUBU subu
  /external/llvm/test/CodeGen/Mips/
dsp-r2.ll 155 ; CHECK: subu.ph
159 %2 = tail call <2 x i16> @llvm.mips.subu.ph(<2 x i16> %0, <2 x i16> %1)
165 declare <2 x i16> @llvm.mips.subu.ph(<2 x i16>, <2 x i16>) nounwind
173 %2 = tail call <2 x i16> @llvm.mips.subu.s.ph(<2 x i16> %0, <2 x i16> %1)
179 declare <2 x i16> @llvm.mips.subu.s.ph(<2 x i16>, <2 x i16>) nounwind
dsp-r1.ll 467 ; CHECK: subu.qb
471 %2 = tail call <4 x i8> @llvm.mips.subu.qb(<4 x i8> %0, <4 x i8> %1)
477 declare <4 x i8> @llvm.mips.subu.qb(<4 x i8>, <4 x i8>) nounwind
485 %2 = tail call <4 x i8> @llvm.mips.subu.s.qb(<4 x i8> %0, <4 x i8> %1)
491 declare <4 x i8> @llvm.mips.subu.s.qb(<4 x i8>, <4 x i8>) nounwind
    [all...]
  /external/chromium_org/v8/src/mips/
macro-assembler-mips.cc 124 Subu(sp, sp, Operand(num_unsaved * kPointerSize));
141 Subu(sp, sp, Operand(FPURegister::NumAllocatableRegisters() * kDoubleSize));
515 Subu(reg1, reg1, Operand(1));
579 void MacroAssembler::Subu(Register rd, Register rs, const Operand& rt) {
581 subu(rd, rs, rt.rm());
589 subu(rd, rs, at);
775 subu(at, zero_reg, rt.rm());
842 Subu(sp, sp, Operand(stack_offset));
856 Subu(sp, sp, Operand(stack_offset));
896 Subu(sp, sp, Operand(stack_offset))
    [all...]
constants-mips.cc 262 case SUBU:
macro-assembler-mips.h 582 DEFINE_INSTRUCTION(Subu);
638 Subu(sp, sp, Operand(2 * kPointerSize));
645 Subu(sp, sp, Operand(3 * kPointerSize));
653 Subu(sp, sp, Operand(4 * kPointerSize));
663 Subu(sp, sp, Operand(kPointerSize));
    [all...]
stub-cache-mips.cc 240 __ Subu(scratch, scratch, at);
    [all...]
  /external/valgrind/main/include/
valgrind.h     [all...]
  /system/core/libpixelflinger/codeflinger/
MIPSAssembler.cpp 453 mMips->SUBU(Rd, Rn, src);
491 mMips->SUBU(Rd, src, Rn); // subu with the parameters reversed
916 mMips->SUBU(R_at, Rn, abs(amode.reg));
958 mMips->SUBU(R_at, Rn, abs(amode.reg));
    [all...]
  /external/v8/src/mips/
constants-mips.cc 258 case SUBU:
deoptimizer-mips.cc 778 __ Subu(sp, sp, Operand(kDoubleRegsSize));
787 __ Subu(sp, sp, kNumberOfRegisters * kPointerSize);
817 __ Subu(t0, fp, t0);
    [all...]
lithium-codegen-mips.cc 166 __ Subu(a0, a0, 1);
169 __ Subu(sp, sp, Operand(slots * kPointerSize));
882 __ subu(result, zero_reg, left);
888 __ subu(result, zero_reg, result);
971 __ Subu(result, zero_reg, left);
    [all...]
macro-assembler-mips.h 568 DEFINE_INSTRUCTION(Subu);
626 Subu(sp, sp, Operand(2 * kPointerSize));
633 Subu(sp, sp, Operand(3 * kPointerSize));
641 Subu(sp, sp, Operand(4 * kPointerSize));
651 Subu(sp, sp, Operand(kPointerSize));
    [all...]
stub-cache-mips.cc 244 __ Subu(scratch, scratch, at);
    [all...]
  /external/pixman/pixman/
pixman-mips-dspr2-asm.S     [all...]
  /prebuilts/gcc/linux-x86/host/i686-linux-glibc2.7-4.4.3/sysroot/usr/include/alsa/
iatomic.h 755 " subu %0, %2 \n"
796 " subu %0, %1, %3 \n"
799 " subu %0, %1, %3 \n"
  /prebuilts/gcc/linux-x86/host/i686-linux-glibc2.7-4.6/sysroot/usr/include/alsa/
iatomic.h 755 " subu %0, %2 \n"
796 " subu %0, %1, %3 \n"
799 " subu %0, %1, %3 \n"
  /prebuilts/gcc/linux-x86/host/x86_64-linux-glibc2.7-4.6/sysroot/usr/include/alsa/
iatomic.h 755 " subu %0, %2 \n"
796 " subu %0, %1, %3 \n"
799 " subu %0, %1, %3 \n"
  /art/runtime/
disassembler_mips.cc 80 { kRTypeMask, 35, "subu", "DST", },
  /dalvik/vm/mterp/out/
InterpAsm-mips.S 82 subu rd, _fpreg, sizeofStackSaveArea
272 #define CREATE_STACK(n) subu sp, sp, n
    [all...]
  /external/chromium_org/v8/test/cctest/
test-assembler-mips.cc 158 __ subu(v0, v0, t0); // 0x00001234
164 __ subu(v1, t7, t0); // 0x7ffffffc
998 __ subu(t4, t0, t3);
    [all...]

Completed in 8340 milliseconds

1 2 3 45 6 7 8