OpenGrok
Home
Sort by relevance
Sort by last modified time
Full Search
Definition
Symbol
File Path
History
|
|
Help
Searched
refs:V4L2_DV_BT_CEA_1280X720P60
(Results
1 - 6
of
6
) sorted by null
/bionic/libc/kernel/uapi/linux/
v4l2-dv-timings.h
39
#define
V4L2_DV_BT_CEA_1280X720P60
{ .type = V4L2_DV_BT_656_1120, V4L2_INIT_BT_TIMINGS(1280, 720, 0, V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, 74250000, 110, 40, 220, 5, 5, 20, 0, 0, 0, V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) }
75
#define V4L2_DV_BT_DMT_1280X720P60
V4L2_DV_BT_CEA_1280X720P60
/development/ndk/platforms/android-L/include/linux/
v4l2-dv-timings.h
39
#define
V4L2_DV_BT_CEA_1280X720P60
{ .type = V4L2_DV_BT_656_1120, V4L2_INIT_BT_TIMINGS(1280, 720, 0, V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, 74250000, 110, 40, 220, 5, 5, 20, 0, 0, 0, V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) }
75
#define V4L2_DV_BT_DMT_1280X720P60
V4L2_DV_BT_CEA_1280X720P60
/external/kernel-headers/original/uapi/linux/
v4l2-dv-timings.h
110
#define
V4L2_DV_BT_CEA_1280X720P60
{ \
337
#define V4L2_DV_BT_DMT_1280X720P60
V4L2_DV_BT_CEA_1280X720P60
/prebuilts/ndk/9/platforms/android-19/arch-arm64/usr/include/linux/
v4l2-dv-timings.h
39
#define
V4L2_DV_BT_CEA_1280X720P60
{ .type = V4L2_DV_BT_656_1120, V4L2_INIT_BT_TIMINGS(1280, 720, 0, V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, 74250000, 110, 40, 220, 5, 5, 20, 0, 0, 0, V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) }
75
#define V4L2_DV_BT_DMT_1280X720P60
V4L2_DV_BT_CEA_1280X720P60
/prebuilts/ndk/9/platforms/android-19/arch-mips64/usr/include/linux/
v4l2-dv-timings.h
39
#define
V4L2_DV_BT_CEA_1280X720P60
{ .type = V4L2_DV_BT_656_1120, V4L2_INIT_BT_TIMINGS(1280, 720, 0, V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, 74250000, 110, 40, 220, 5, 5, 20, 0, 0, 0, V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) }
75
#define V4L2_DV_BT_DMT_1280X720P60
V4L2_DV_BT_CEA_1280X720P60
/prebuilts/ndk/9/platforms/android-19/arch-x86_64/usr/include/linux/
v4l2-dv-timings.h
39
#define
V4L2_DV_BT_CEA_1280X720P60
{ .type = V4L2_DV_BT_656_1120, V4L2_INIT_BT_TIMINGS(1280, 720, 0, V4L2_DV_HSYNC_POS_POL | V4L2_DV_VSYNC_POS_POL, 74250000, 110, 40, 220, 5, 5, 20, 0, 0, 0, V4L2_DV_BT_STD_CEA861, V4L2_DV_FL_CAN_REDUCE_FPS) }
75
#define V4L2_DV_BT_DMT_1280X720P60
V4L2_DV_BT_CEA_1280X720P60
Completed in 246 milliseconds