Home | History | Annotate | Download | only in ip32

Lines Matching refs:BIT

26 #define MACEPCI_ERROR_MASTER_ABORT BIT(31)
27 #define MACEPCI_ERROR_TARGET_ABORT BIT(30)
29 #define MACEPCI_ERROR_DATA_PARITY_ERR BIT(29)
30 #define MACEPCI_ERROR_RETRY_ERR BIT(28)
31 #define MACEPCI_ERROR_ILLEGAL_CMD BIT(27)
32 #define MACEPCI_ERROR_SYSTEM_ERR BIT(26)
34 #define MACEPCI_ERROR_INTERRUPT_TEST BIT(25)
35 #define MACEPCI_ERROR_PARITY_ERR BIT(24)
36 #define MACEPCI_ERROR_OVERRUN BIT(23)
37 #define MACEPCI_ERROR_RSVD BIT(22)
39 #define MACEPCI_ERROR_MEMORY_ADDR BIT(21)
40 #define MACEPCI_ERROR_CONFIG_ADDR BIT(20)
41 #define MACEPCI_ERROR_MASTER_ABORT_ADDR_VALID BIT(19)
42 #define MACEPCI_ERROR_TARGET_ABORT_ADDR_VALID BIT(18)
44 #define MACEPCI_ERROR_DATA_PARITY_ADDR_VALID BIT(17)
45 #define MACEPCI_ERROR_RETRY_ADDR_VALID BIT(16)
46 #define MACEPCI_ERROR_SIG_TABORT BIT(4)
52 #define MACEPCI_ERROR_FBB BIT(1)
54 #define MACEPCI_ERROR_66MHZ BIT(0)
56 #define MACEPCI_CONTROL_INT(x) BIT(x)
59 #define MACEPCI_CONTROL_SERR_ENA BIT(8)
60 #define MACEPCI_CONTROL_ARB_N6 BIT(9)
61 #define MACEPCI_CONTROL_PARITY_ERR BIT(10)
62 #define MACEPCI_CONTROL_MRMRA_ENA BIT(11)
64 #define MACEPCI_CONTROL_ARB_N3 BIT(12)
65 #define MACEPCI_CONTROL_ARB_N4 BIT(13)
66 #define MACEPCI_CONTROL_ARB_N5 BIT(14)
67 #define MACEPCI_CONTROL_PARK_LIU BIT(15)
69 #define MACEPCI_CONTROL_INV_INT(x) BIT(16+x)
71 #define MACEPCI_CONTROL_OVERRUN_INT BIT(24)
72 #define MACEPCI_CONTROL_PARITY_INT BIT(25)
74 #define MACEPCI_CONTROL_SERR_INT BIT(26)
75 #define MACEPCI_CONTROL_IT_INT BIT(27)
76 #define MACEPCI_CONTROL_RE_INT BIT(28)
77 #define MACEPCI_CONTROL_DPED_INT BIT(29)
79 #define MACEPCI_CONTROL_TAR_INT BIT(30)
80 #define MACEPCI_CONTROL_MAR_INT BIT(31)
156 #define MACEPAR_CONTEXT_LASTFLAG BIT(63)
165 #define MACEPAR_CTLSTAT_DIRECTION BIT(0)
166 #define MACEPAR_CTLSTAT_ENABLE BIT(1)
167 #define MACEPAR_CTLSTAT_RESET BIT(2)
169 #define MACEPAR_CTLSTAT_CTXB_VALID BIT(3)
170 #define MACEPAR_CTLSTAT_CTXA_VALID BIT(4)
172 #define MACEPAR_DIAG_CTXINUSE BIT(0)
174 #define MACEPAR_DIAG_DMACTIVE BIT(1)
185 #define MACEISA_FLASH_WE BIT(0)
186 #define MACEISA_PWD_CLEAR BIT(1)
187 #define MACEISA_NIC_DEASSERT BIT(2)
189 #define MACEISA_NIC_DATA BIT(3)
190 #define MACEISA_LED_RED BIT(4)
191 #define MACEISA_LED_GREEN BIT(5)
192 #define MACEISA_DP_RAM_ENABLE BIT(6)
196 #define MACEISA_AUDIO_SW_INT BIT(0)
197 #define MACEISA_AUDIO_SC_INT BIT(1)
199 #define MACEISA_AUDIO1_DMAT_INT BIT(2)
200 #define MACEISA_AUDIO1_OF_INT BIT(3)
201 #define MACEISA_AUDIO2_DMAT_INT BIT(4)
202 #define MACEISA_AUDIO2_MERR_INT BIT(5)
204 #define MACEISA_AUDIO3_DMAT_INT BIT(6)
205 #define MACEISA_AUDIO3_MERR_INT BIT(7)
206 #define MACEISA_RTC_INT BIT(8)
207 #define MACEISA_KEYB_INT BIT(9)
209 #define MACEISA_KEYB_POLL_INT BIT(10)
210 #define MACEISA_MOUSE_INT BIT(11)
211 #define MACEISA_MOUSE_POLL_INT BIT(12)
212 #define MACEISA_TIMER0_INT BIT(13)
214 #define MACEISA_TIMER1_INT BIT(14)
215 #define MACEISA_TIMER2_INT BIT(15)
216 #define MACEISA_PARALLEL_INT BIT(16)
217 #define MACEISA_PAR_CTXA_INT BIT(17)
219 #define MACEISA_PAR_CTXB_INT BIT(18)
220 #define MACEISA_PAR_MERR_INT BIT(19)
221 #define MACEISA_SERIAL1_INT BIT(20)
222 #define MACEISA_SERIAL1_TDMAT_INT BIT(21)
224 #define MACEISA_SERIAL1_TDMAPR_INT BIT(22)
225 #define MACEISA_SERIAL1_TDMAME_INT BIT(23)
226 #define MACEISA_SERIAL1_RDMAT_INT BIT(24)
227 #define MACEISA_SERIAL1_RDMAOR_INT BIT(25)
229 #define MACEISA_SERIAL2_INT BIT(26)
230 #define MACEISA_SERIAL2_TDMAT_INT BIT(27)
231 #define MACEISA_SERIAL2_TDMAPR_INT BIT(28)
232 #define MACEISA_SERIAL2_TDMAME_INT BIT(29)
234 #define MACEISA_SERIAL2_RDMAT_INT BIT(30)
235 #define MACEISA_SERIAL2_RDMAOR_INT BIT(31)
256 #define MACEI2C_RESET BIT(0)
257 #define MACEI2C_FAST BIT(1)
259 #define MACEI2C_DATA_OVERRIDE BIT(2)
260 #define MACEI2C_CLOCK_OVERRIDE BIT(3)
261 #define MACEI2C_DATA_STATUS BIT(4)
262 #define MACEI2C_CLOCK_STATUS BIT(5)