HomeSort by relevance Sort by last modified time
    Searched refs:IS_QUAD_OP (Results 1 - 9 of 9) sorted by null

  /art/compiler/dex/quick/arm64/
assemble_arm64.cc 112 kFmtBitBlt, 23, 22, IS_QUAD_OP | REG_DEF0_USE1,
116 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
120 kFmtExtend, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
134 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
201 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
205 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
209 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
213 kFmtBitBlt, 15, 12, IS_QUAD_OP | REG_DEF0_USE12 | USES_CCODES,
225 kFmtShift, -1, -1, IS_QUAD_OP | REG_DEF0_USE12,
229 kFmtBitBlt, 15, 10, IS_QUAD_OP | REG_DEF0_USE12
    [all...]
utility_arm64.cc 753 if (EncodingMap[opcode].flags & IS_QUAD_OP) {
927 if (EncodingMap[alt_opcode].flags & IS_QUAD_OP)
    [all...]
  /art/compiler/dex/quick/arm/
assemble_arm.cc     [all...]
utility_arm.cc 363 } else if (EncodingMap[opcode].flags & IS_QUAD_OP) {
451 if (EncodingMap[opcode].flags & IS_QUAD_OP) {
590 if (EncodingMap[alt_opcode].flags & IS_QUAD_OP)
    [all...]
  /art/compiler/dex/quick/
local_optimizations.cc 39 #define LOAD_STORE_FILTER(flags) ((flags & (IS_QUAD_OP|IS_STORE)) == (IS_QUAD_OP|IS_STORE) || \
40 (flags & (IS_QUAD_OP|IS_LOAD)) == (IS_QUAD_OP|IS_LOAD) || \
mir_to_lir-inl.h 120 DCHECK(IsPseudoLirOp(opcode) || (GetTargetInstFlags(opcode) & IS_QUAD_OP))
mir_to_lir.h 57 #define IS_QUAD_OP (1ULL << kIsQuadOp)
    [all...]
  /art/compiler/dex/quick/x86/
assemble_x86.cc 148 { kX86Imul16RMI, kRegMemImm, IS_LOAD | IS_QUAD_OP | REG_DEF0_USE1 | SETS_CCODES, { 0x66, 0, 0x69, 0, 0, 0, 0, 2, false }, "Imul16RMI", "!0r,[!1r+!2d],!3d" },
152 { kX86Imul32RMI, kRegMemImm, IS_LOAD | IS_QUAD_OP | REG_DEF0_USE1 | SETS_CCODES, { 0, 0, 0x69, 0, 0, 0, 0, 4, false }, "Imul32RMI", "!0r,[!1r+!2d],!3d" },
155 { kX86Imul32RMI8, kRegMemImm, IS_LOAD | IS_QUAD_OP | REG_DEF0_USE1 | SETS_CCODES, { 0, 0, 0x6B, 0, 0, 0, 0, 1, false }, "Imul32RMI8", "!0r,[!1r+!2d],!3d" },
159 { kX86Imul64RMI, kRegMemImm, IS_LOAD | IS_QUAD_OP | REG_DEF0_USE1 | SETS_CCODES, { REX_W, 0, 0x69, 0, 0, 0, 0, 4, false }, "Imul64RMI", "!0r,[!1r+!2d],!3d" },
162 { kX86Imul64RMI8, kRegMemImm, IS_LOAD | IS_QUAD_OP | REG_DEF0_USE1 | SETS_CCODES, { REX_W, 0, 0x6B, 0, 0, 0, 0, 1, false }, "Imul64RMI8", "!0r,[!1r+!2d],!3d" },
223 { kX86Cmov32RMC, kRegMemCond, IS_QUAD_OP | IS_LOAD | REG_DEF0_USE01 | USES_CCODES, { 0, 0, 0x0F, 0x40, 0, 0, 0, 0, false }, "Cmovcc32RM", "!3c !0r,[!1r+!2d]" },
224 { kX86Cmov64RMC, kRegMemCond, IS_QUAD_OP | IS_LOAD | REG_DEF0_USE01 | USES_CCODES, { REX_W, 0, 0x0F, 0x40, 0, 0, 0, 0, false }, "Cmovcc64RM", "!3c !0r,[!1r+!2d]" },
    [all...]
  /art/compiler/dex/quick/mips/
assemble_mips.cc 152 kFmtBitBlt, 15, 11, IS_QUAD_OP | REG_DEF0 | REG_USE1,
399 kFmtUnused, -1, -1, IS_QUAD_OP | REG_DEF0 | REG_USE_LR |
403 kFmtUnused, -1, -1, IS_QUAD_OP | REG_DEF0 | NEEDS_FIXUP,
407 kFmtUnused, -1, -1, IS_QUAD_OP | REG_DEF0_USE0 | NEEDS_FIXUP,
    [all...]

Completed in 3141 milliseconds