/art/runtime/arch/arm64/ |
registers_arm64.h | 55 X28 = 28,
|
quick_method_frame_info_arm64.h | 38 (1 << art::arm64::X26) | (1 << art::arm64::X27) | (1 << art::arm64::X28) |
|
/art/compiler/jni/quick/arm64/ |
calling_convention_arm64.cc | 165 callee_save_regs_.push_back(Arm64ManagedRegister::FromCoreRegister(X28)); 182 1 << X26 | 1 << X27 | 1 << X28 | 1 << X29 | 1 << LR;
|
/external/llvm/lib/Target/AArch64/MCTargetDesc/ |
AArch64AsmBackend.cpp | 424 // X27/X28 pair = 0x00000010 440 else if (Reg1 == AArch64::X27 && Reg2 == AArch64::X28 &&
|
/external/llvm/lib/Target/PowerPC/Disassembler/ |
PPCDisassembler.cpp | 168 PPC::X28, PPC::X29, PPC::X30, PPC::X31
|
/art/compiler/utils/arm64/ |
assembler_arm64.cc | 663 StoreToOffset(X28, SP, reg_offset); 734 LoadFromOffset(X28, SP, reg_offset);
|
managed_register_arm64_test.cc | [all...] |
/external/llvm/lib/Target/AArch64/Utils/ |
AArch64BaseInfo.h | 59 case AArch64::X28: return AArch64::W28; 99 case AArch64::W28: return AArch64::X28; [all...] |
/external/llvm/lib/Target/PowerPC/AsmParser/ |
PPCAsmParser.cpp | 65 PPC::X28, PPC::X29, PPC::X30, PPC::X31 76 PPC::X28, PPC::X29, PPC::X30, PPC::X31 [all...] |
/external/llvm/lib/Target/PowerPC/ |
PPCFrameLowering.cpp | 156 {PPC::X28, -32}, [all...] |
/external/llvm/lib/Target/AArch64/Disassembler/ |
AArch64Disassembler.cpp | 375 AArch64::X25, AArch64::X26, AArch64::X27, AArch64::X28, AArch64::FP, [all...] |