HomeSort by relevance Sort by last modified time
    Searched refs:dsrav (Results 1 - 25 of 27) sorted by null

1 2

  /development/ndk/platforms/android-9/arch-mips/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/8/platforms/android-14/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/8/platforms/android-9/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/9/platforms/android-12/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/9/platforms/android-13/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/9/platforms/android-14/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/9/platforms/android-15/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/9/platforms/android-16/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/9/platforms/android-17/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/9/platforms/android-18/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/9/platforms/android-19/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /prebuilts/ndk/9/platforms/android-9/arch-mips/usr/include/asm/
asm.h 142 #define INT_SRAV dsrav
187 #define LONG_SRAV dsrav
242 #define PTR_SRAV dsrav
  /external/chromium_org/v8/test/cctest/
test-disasm-mips64.cc 483 COMPARE(dsrav(a0, a1, a2),
484 "00c52017 dsrav a0, a1, a2");
485 COMPARE(dsrav(s0, s1, s2),
486 "02518017 dsrav s0, s1, s2");
487 COMPARE(dsrav(a6, a7, t0),
488 "018b5017 dsrav a6, a7, t0");
489 COMPARE(dsrav(v0, v1, fp),
490 "03c31017 dsrav v0, v1, fp");
  /external/llvm/test/MC/Mips/mips3/
valid.s 71 dsra $gp,$s2,$s3 # CHECK: dsrav $gp, $18, $19 # encoding: [0x02,0x72,0xe0,0x17]
74 dsrav $gp,$s2,$s3 # CHECK: dsrav $gp, $18, $19 # encoding: [0x02,0x72,0xe0,0x17]
  /external/llvm/test/MC/Mips/mips4/
valid.s 73 dsra $gp,$s2,$s3 # CHECK: dsrav $gp, $18, $19 # encoding: [0x02,0x72,0xe0,0x17]
76 dsrav $gp,$s2,$s3 # CHECK: dsrav $gp, $18, $19 # encoding: [0x02,0x72,0xe0,0x17]
  /external/llvm/test/MC/Mips/mips5/
valid.s 73 dsra $gp,$s2,$s3 # CHECK: dsrav $gp, $18, $19 # encoding: [0x02,0x72,0xe0,0x17]
76 dsrav $gp,$s2,$s3 # CHECK: dsrav $gp, $18, $19 # encoding: [0x02,0x72,0xe0,0x17]
  /external/llvm/test/MC/Mips/mips64/
valid.s 78 dsra $gp,$s2,$s3 # CHECK: dsrav $gp, $18, $19 # encoding: [0x02,0x72,0xe0,0x17]
81 dsrav $gp,$s2,$s3 # CHECK: dsrav $gp, $18, $19 # encoding: [0x02,0x72,0xe0,0x17]
  /external/llvm/test/MC/Mips/mips64r2/
valid.s 86 dsra $gp,$s2,$s3 # CHECK: dsrav $gp, $18, $19 # encoding: [0x02,0x72,0xe0,0x17]
89 dsrav $gp,$s2,$s3 # CHECK: dsrav $gp, $18, $19 # encoding: [0x02,0x72,0xe0,0x17]
  /external/llvm/test/MC/Mips/mips2/
invalid-mips3.s 34 dsrav $gp,$s2,$s3 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
invalid-mips4.s 37 dsrav $gp,$s2,$s3 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
invalid-mips5.s 36 dsrav $gp,$s2,$s3 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
  /external/llvm/test/MC/Mips/mips1/
invalid-mips3.s 38 dsrav $gp,$s2,$s3 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
invalid-mips4.s 39 dsrav $gp,$s2,$s3 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
invalid-mips5.s 38 dsrav $gp,$s2,$s3 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
  /external/chromium_org/v8/src/mips64/
assembler-mips64.h 810 void dsrav(Register rd, Register rt, Register rs);
    [all...]

Completed in 854 milliseconds

1 2