HomeSort by relevance Sort by last modified time
    Searched full:vld3 (Results 1 - 25 of 56) sorted by null

1 2 3

  /external/llvm/test/CodeGen/ARM/
vld3.ll 18 ;CHECK: vld3.8 {d16, d17, d18}, [r0:64]
19 %tmp1 = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A, i32 32)
28 ;CHECK: vld3.16
30 %tmp1 = call %struct.__neon_int16x4x3_t @llvm.arm.neon.vld3.v4i16(i8* %tmp0, i32 1)
40 ;CHECK: vld3.16 {d16, d17, d18}, [{{r[0-9]+}}], {{r[0-9]+}}
43 %tmp1 = call %struct.__neon_int16x4x3_t @llvm.arm.neon.vld3.v4i16(i8* %tmp0, i32 1)
54 ;CHECK: vld3.32
56 %tmp1 = call %struct.__neon_int32x2x3_t @llvm.arm.neon.vld3.v2i32(i8* %tmp0, i32 1)
65 ;CHECK: vld3.32
67 %tmp1 = call %struct.__neon_float32x2x3_t @llvm.arm.neon.vld3.v2f32(i8* %tmp0, i32 1
    [all...]
2010-05-20-NEONSpillCrash.ll 4 ; the @llvm.arm.neon.vld3.v8i8 defined three parts of a register.
8 declare %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8*, i32) nounwind readonly
13 %tmp1b = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A2, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=2]
16 %tmp1d = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A4, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=2]
19 %tmp1e = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A5, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=1]
21 %tmp1f = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A6, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=1]
23 %tmp1g = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A7, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=2]
26 %tmp1h = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A8, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=2]
2012-08-27-CopyPhysRegCrash.ll 8 declare { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.arm.neon.vld3.v16i8(i8*, i32) nounwind readonly
22 %7 = tail call { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.arm.neon.vld3.v16i8(i8* null, i32 1)
25 %10 = tail call { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.arm.neon.vld3.v16i8(i8* %9, i32 1)
27 %12 = tail call { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.arm.neon.vld3.v16i8(i8* %6, i32 1)
31 %16 = tail call { <16 x i8>, <16 x i8>, <16 x i8> } @llvm.arm.neon.vld3.v16i8(i8* %15, i32 1)
vldlane.ll 223 ;CHECK: vld3.8
236 ;Check the (default) alignment value. VLD3 does not support alignment.
237 ;CHECK: vld3.16 {d{{.*}}[1], d{{.*}}[1], d{{.*}}[1]}, [{{r[0-9]+}}]
251 ;CHECK: vld3.32
265 ;CHECK: vld3.32
279 ;Check the (default) alignment value. VLD3 does not support alignment.
280 ;CHECK: vld3.16 {d{{.*}}[1], d{{.*}}[1], d{{.*}}[1]}, [{{r[0-9]+}}]
295 ;CHECK: vld3.16 {d{{.*}}[1], d{{.*}}[1], d{{.*}}[1]}, [{{r[0-9]+}}], {{r[0-9]+}}
312 ;CHECK: vld3.32
326 ;CHECK: vld3.3
    [all...]
reg_sequence.ll 79 ; CHECK: vld3.8
84 %tmp1 = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=2]
310 %tmp1d = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A4, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=1]
312 %tmp1f = call %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8* %A6, i32 1) ; <%struct.__neon_int8x8x3_t> [#uses=1]
338 declare %struct.__neon_int8x8x3_t @llvm.arm.neon.vld3.v8i8(i8*, i32) nounwind readonly
vlddup.ll 132 ;CHECK: vld3.8 {d16[], d17[], d18[]}, [r2], r1
150 ;Check the (default) alignment value. VLD3 does not support alignment.
151 ;CHECK: vld3.16 {d16[], d17[], d18[]}, [r0]
  /external/llvm/test/MC/ARM/
neont2-vld-encoding.s 35 @ CHECK: vld3.8 {d16, d17, d18}, [r0:64] @ encoding: [0x60,0xf9,0x1f,0x04]
36 vld3.8 {d16, d17, d18}, [r0:64]
37 @ CHECK: vld3.16 {d16, d17, d18}, [r0] @ encoding: [0x60,0xf9,0x4f,0x04]
38 vld3.16 {d16, d17, d18}, [r0]
39 @ CHECK: vld3.32 {d16, d17, d18}, [r0] @ encoding: [0x60,0xf9,0x8f,0x04]
40 vld3.32 {d16, d17, d18}, [r0]
41 @ CHECK: vld3.8 {d16, d18, d20}, [r0:64]! @ encoding: [0x60,0xf9,0x1d,0x05]
42 vld3.8 {d16, d18, d20}, [r0:64]!
43 @ CHECK: vld3.8 {d17, d19, d21}, [r0:64]! @ encoding: [0x60,0xf9,0x1d,0x15]
44 vld3.8 {d17, d19, d21}, [r0:64]
    [all...]
neon-vld-encoding.s 157 vld3.8 {d16, d17, d18}, [r1]
158 vld3.16 {d6, d7, d8}, [r2]
159 vld3.32 {d1, d2, d3}, [r3]
160 vld3.8 {d16, d18, d20}, [r0:64]
161 vld3.u16 {d27, d29, d31}, [r4]
162 vld3.i32 {d6, d8, d10}, [r5]
164 vld3.i8 {d12, d13, d14}, [r6], r1
165 vld3.i16 {d11, d12, d13}, [r7], r2
166 vld3.u32 {d2, d3, d4}, [r8], r3
167 vld3.8 {d4, d6, d8}, [r9], r
    [all...]
neon-vld-vst-align.s     [all...]
  /frameworks/rs/cpu_ref/
rsCpuIntrinsics_neon_ColorMatrix.S 182 vld3.32 {d0[0],d2[0],d4[0]}, [r1]!
184 vld3.32 {d0[1],d2[1],d4[1]}, [r1]!
186 vld3.32 {d1[0],d3[0],d5[0]}, [r1]!
188 vld3.32 {d1[1],d3[1],d5[1]}, [r1]!
  /external/llvm/test/MC/Disassembler/ARM/
neont2.txt     [all...]
neon.txt     [all...]
  /external/valgrind/main/none/tests/arm/
neon64.c     [all...]
neon64.stdout.exp     [all...]
  /prebuilts/gcc/linux-x86/x86/x86_64-linux-android-4.9/lib/gcc/x86_64-linux-android/4.9/include/
arm_neon.h     [all...]
  /external/llvm/test/CodeGen/AArch64/
arm64-neon-vector-list-spill.ll 93 %vld3 = tail call { <4 x float>, <4 x float>, <4 x float> } @llvm.aarch64.neon.ld3.v4f32.p0f32(float* %arg1)
102 %vld3.extract = extractvalue { <4 x float>, <4 x float>, <4 x float> } %vld3, 0
103 %res = extractelement <4 x float> %vld3.extract, i32 1
  /external/chromium_org/third_party/openmax_dl/dl/sp/src/arm/neon/
armSP_FFT_CToC_SC16_Radix4_ls_unsafe_s.S 200 VLD3 {dW3rS32,dTmp1S32,dTmp2S32},[pw3 :64]!
205 VLD3 {dW3iS32,dTmp2S32,dTmp3S32},[pw3 :64]!
  /external/pixman/pixman/
pixman-arm-neon-asm.h 152 pixldst3 vld3, 8, %(basereg+3), %(basereg+4), %(basereg+5), mem_operand variable
154 pixldst30 vld3, 8, %(basereg+0), %(basereg+1), %(basereg+2), 4, mem_operand variable
155 pixldst30 vld3, 8, %(basereg+0), %(basereg+1), %(basereg+2), 5, mem_operand variable
156 pixldst30 vld3, 8, %(basereg+0), %(basereg+1), %(basereg+2), 6, mem_operand variable
157 pixldst30 vld3, 8, %(basereg+0), %(basereg+1), %(basereg+2), 7, mem_operand variable
159 pixldst30 vld3, 8, %(basereg+0), %(basereg+1), %(basereg+2), 2, mem_operand variable
160 pixldst30 vld3, 8, %(basereg+0), %(basereg+1), %(basereg+2), 3, mem_operand variable
162 pixldst30 vld3, 8, %(basereg+0), %(basereg+1), %(basereg+2), 1, mem_operand variable
    [all...]
  /external/clang/test/CodeGen/
vld_dup.c 44 // CHECK: {{%.*}} = call { <1 x i64>, <1 x i64>, <1 x i64> } @llvm.arm.neon.vld3.v1i64(i8* {{.*}}, i32 {{[0-9]+}})
arm_neon_intrinsics.c     [all...]
  /external/llvm/lib/Target/ARM/
ARMInstrNEON.td     [all...]
ARMScheduleSwift.td     [all...]
  /prebuilts/gcc/darwin-x86/x86/x86_64-linux-android-4.9/lib/gcc/x86_64-linux-android/4.9/include/
arm_neon.h     [all...]
  /external/chromium_org/third_party/libvpx/source/libvpx/third_party/libyuv/source/
row_neon.cc     [all...]
  /external/chromium_org/third_party/libyuv/source/
row_neon.cc     [all...]

Completed in 993 milliseconds

1 2 3