HomeSort by relevance Sort by last modified time
    Searched refs:D20 (Results 1 - 25 of 50) sorted by null

1 2

  /frameworks/av/media/libstagefright/codecs/amrwbenc/src/asm/ARMV7/
convolve_neon.s 61 VADD.S32 D20, D20, D21
62 VPADD.S32 D20, D20, D20
63 VMOV.S32 r5, D20[0]
97 VADD.S32 D20, D20, D21
98 VPADD.S32 D20, D20, D2
    [all...]
Norm_Corr_neon.s 95 VQADD.S32 D20, D20, D21
96 VMOV.S32 r9, D20[0]
97 VMOV.S32 r10, D20[1]
158 VQADD.S32 D20, D20, D21
161 VPADD.S32 D20, D20, D20 @D20[0] --- L_tmp1 <<
    [all...]
syn_filt_neon.s 85 VQRSHRN.S32 D20, Q9, #12
86 VMOV.S16 r9, D20[0]
87 VEXT.8 D7, D7, D20, #2
Syn_filt_32_neon.s 77 VPADD.S32 D28, D20, D21
111 VSHRN.S32 D20, Q12, #16 @sig_hi[i] = L_tmp >> 16@
112 VMOV.S16 r10, D20[0]
114 VEXT.8 D7, D7, D20, #2
Dot_p_neon.s 52 VMLAL.S16 Q15, D20, D4
  /external/libhevc/decoder/arm/
ihevcd_fmt_conv_420sp_to_rgba8888.s 236 VQMOVUN.S16 D20,Q10
241 VZIP.8 D20,D21
250 VST1.32 D20,[R2]!
257 @//D14-D20 - TOALLY HAVE 16 VALUES
287 VQMOVUN.S16 D20,Q10
292 VZIP.8 D20,D21
301 VST1.32 D20,[R8]!
367 VQMOVUN.S16 D20,Q10
372 VZIP.8 D20,D21
381 VST1.32 D20,[R2]
    [all...]
  /external/llvm/test/MC/MachO/
x86_32-symbols.s 65 D20:
861 // CHECK: ('_string', 'D20')
x86_64-symbols.s 65 D20:
794 // CHECK: ('_string', 'D20')
  /art/runtime/arch/arm64/
registers_arm64.h 135 D20 = 20,
context_arm64.cc 132 fprs_[D20] = nullptr;
  /external/libhevc/common/arm/
ihevc_sao_band_offset_chroma.s 261 VCLE.U8 D20,D9,D29 @vcle_u8(band_table.val[0], vdup_n_u8(16))
262 VORR.U8 D9,D9,D20 @band_table.val[0] = vorr_u8(band_table.val[0], au1_cmp)
271 VCLE.U8 D20,D9,D29 @vcle_u8(band_table.val[0], vdup_n_u8(16))
272 VAND.U8 D9,D9,D20 @band_table.val[0] = vand_u8(band_table.val[0], au1_cmp)
305 VSUB.I8 D20,D18,D30 @vsub_u8(au1_cur_row_deint.val[1], band_pos_v)
318 VTBX.8 D18,{D9-D12},D20 @vtbx4_u8(au1_cur_row_deint.val[1], band_table_v, vsub_u8(au1_cur_row_deint.val[1], band_pos_v))
359 VSUB.I8 D20,D18,D30 @vsub_u8(au1_cur_row_deint.val[1], band_pos_v)
370 VTBX.8 D18,{D9-D12},D20 @vtbx4_u8(au1_cur_row_deint.val[1], band_table_v, vsub_u8(au1_cur_row_deint.val[1], band_pos_v))
ihevc_sao_edge_offset_class3_chroma.s 431 VMOVN.I16 D20,Q10 @I vmovn_s16(pi2_tmp_cur_row.val[0])
532 VLD1.8 D20,[r2] @edge_idx_tbl = vld1_s8(gi1_table_edge_idx)
536 VTBL.8 D18,{D20},D18 @III vtbl1_s8(edge_idx_tbl, vget_low_s8(edge_idx))
540 VTBL.8 D19,{D20},D19 @III vtbl1_s8(edge_idx_tbl, vget_high_s8(edge_idx))
585 VMOVN.I16 D20,Q10 @III vmovn_s16(pi2_tmp_cur_row.val[0])
    [all...]
ihevc_sao_band_offset_luma.s 209 VSUB.I8 D20,D19,D31 @vsub_u8(au1_cur_row, band_pos)
211 VTBX.8 D19,{D1-D4},D20 @vtbx4_u8(au1_cur_row, band_table, vsub_u8(au1_cur_row, band_pos))
  /external/chromium_org/third_party/openmax_dl/dl/sp/src/arm/neon/
armSP_FFT_CToC_FC32_Radix8_fs_unsafe_s.S 100 #define dUr4 D20.F32
135 #define dVr5 D20.F32
152 #define dYr4 D20.F32
armSP_FFT_CToC_SC16_Radix8_fs_unsafe_s.S 111 #define dUr4 D20.S16
147 #define dVr5 D20.S16
168 #define dYr4 D20.S16
armSP_FFT_CToC_SC32_Radix8_fs_unsafe_s.S 110 #define dUr4 D20.S32
146 #define dVr5 D20.S32
165 #define dYr4 D20.S32
armSP_FFT_CToC_FC32_Radix4_fs_unsafe_s.S 99 #define dZr2 D20.F32
armSP_FFT_CToC_SC16_Radix4_fs_unsafe_s.S 99 #define dZr2 D20.S16
omxSP_FFTInv_CCSToR_F32_Sfs_s.S 122 #define dzero D20.F32
armSP_FFT_CToC_FC32_Radix4_ls_unsafe_s.S 92 #define dYr2 D20.F32
106 #define qT3 d20.f32
  /frameworks/av/media/libstagefright/codecs/on2/h264dec/omxdl/arm_neon/vc/m4p10/src/
armVCM4P10_DeblockingChroma_unsafe_s.s 79 dDelta DN D20.S8
144 ;// dDelta-d20
armVCM4P10_Interpolate_Chroma_s.s 100 dOutRow2 DN D20.U8
102 dOutRow2U64 DN D20.U64
  /frameworks/av/media/libstagefright/codecs/aacenc/src/asm/ARMV7/
Radix4FFT_v7.s 116 VST2.I32 {D20, D21, D22, D23}, [r8]
126 VST2.I32 {D20, D21, D22, D23}, [r8]!
  /art/compiler/utils/arm/
constants_arm.h 83 D20 = 20,
  /art/compiler/utils/arm64/
managed_register_arm64_test.cc 193 reg = Arm64ManagedRegister::FromDRegister(D20);
201 EXPECT_EQ(D20, reg.AsDRegister());
203 EXPECT_TRUE(reg.Equals(Arm64ManagedRegister::FromDRegister(D20)));
586 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromDRegister(D20)));
609 EXPECT_TRUE(!reg.Overlaps(Arm64ManagedRegister::FromDRegister(D20)));
    [all...]

Completed in 384 milliseconds

1 2