HomeSort by relevance Sort by last modified time
    Searched full:mthc1 (Results 1 - 25 of 101) sorted by null

1 2 3 4 5

  /toolchain/binutils/binutils-2.25/gas/testsuite/gas/mips/
mips32r2-fp32.l 3 .*:13: Error: opcode not supported on this processor: .* \(.*\) `mthc1 \$17,\$f0'
mips32r2-fp32.s 13 mthc1 $17, $f0
mips32r2-fp32.d 11 0+0004 <[^>]*> 44f10000 mthc1 \$17,\$f0
li-d.d 21 [0-9a-f]+ <[^>]*> mthc1 at,\$f0
24 [0-9a-f]+ <[^>]*> mthc1 at,\$f0
27 [0-9a-f]+ <[^>]*> mthc1 at,\$f0
micromips@mips32r2-fp32.d 12 [0-9a-f]+ <[^>]*> 5620 383b mthc1 \$17,\$f0
mips32r2-ill-fp64.s 56 mthc1 $17, $f0
57 mthc1 $17, $f1
mips32r2-ill.s 56 mthc1 $17, $f0
57 mthc1 $17, $f1 # warn
mipsr6@mips32r2-ill.s 55 mthc1 $17, $f0
micromips.s     [all...]
mxu.s 113 mthc1 $2, $2
114 mthc1 $2, $f2
  /external/llvm/test/CodeGen/Mips/
fp64a.ll 35 ; 32R2-NO-FP64A-LE: mthc1 $5, $f0
39 ; 32R2-NO-FP64A-BE: mthc1 $4, $f0
56 ; 32R2-NO-FP64A-LE: mthc1 $7, $f0
59 ; 32R2-NO-FP64A-BE: mthc1 $6, $f0
76 ; 32R2-NO-FP64A-LE: mthc1 $7, $f0
79 ; 32R2-NO-FP64A-BE: mthc1 $6, $f0
96 ; 32R2-NO-FP64A-LE: mthc1 $7, $f0
99 ; 32R2-NO-FP64A-BE: mthc1 $6, $f0
117 ; 32R2-NO-FP64A-LE-DAG: mthc1 $5, $[[T0:f[0-9]+]]
119 ; 32R2-NO-FP64A-LE-DAG: mthc1 $7, $[[T1:f[0-9]+]
    [all...]
fpxx.ll 38 ; 32R2-NOFPXX: mthc1 $5, $f0
41 ; 32R2-FPXX: mthc1 $5, $f0
63 ; 32R2-NOFPXX: mthc1 $7, $f0
66 ; 32R2-FPXX: mthc1 $7, $f0
87 ; 32R2-NOFPXX: mthc1 $7, $f0
90 ; 32R2-FPXX: mthc1 $7, $f0
111 ; 32R2-NOFPXX: mthc1 $7, $f0
114 ; 32R2-FPXX: mthc1 $7, $f0
135 ; 32R2-NOFPXX: mthc1 $zero, $f0
138 ; 32R2-FPXX: mthc1 $zero, $f
    [all...]
2013-11-18-fp64-const0.ll 18 ; FIXME: A redundant mthc1 is currently emitted. Add a -NOT when it is
buildpairextractelementf64.ll 16 ; HAS-MFHC1-DAG: mthc1
mno-ldc1-sdc1.ll 63 ; 32R2-LE-PIC-DAG: mthc1 $[[R1]], $f0
68 ; 32R6-LE-PIC-DAG: mthc1 $[[R1]], $f0
82 ; 32R2-LE-STATIC-DAG: mthc1 $[[R3]], $f0
89 ; 32R6-LE-STATIC-DAG: mthc1 $[[R3]], $f0
99 ; 32R2-BE-PIC-DAG: mthc1 $[[R0]], $f0
104 ; 32R6-BE-PIC-DAG: mthc1 $[[R0]], $f0
197 ; 32R2-DAG: mthc1 $[[R1]], $f0
204 ; 32R6-DAG: mthc1 $[[R1]], $f0
analyzebranch.ll 17 ; 32-GPR: mthc1 $zero, $[[Z:f[0-9]]]
fcopysign.ll 20 ; 32R2: mthc1 $[[INS]], $f0
  /external/llvm/test/CodeGen/Mips/llvm-ir/
ret.ll 10 ; RUN: llc -march=mips -mcpu=mips32 -asm-show-inst < %s | FileCheck %s -check-prefix=ALL -check-prefix=GPR32 -check-prefix=NO-MTHC1 -check-prefix=NOT-R6
11 ; RUN: llc -march=mips -mcpu=mips32r2 -asm-show-inst < %s | FileCheck %s -check-prefix=ALL -check-prefix=GPR32 -check-prefix=MTHC1 -check-prefix=NOT-R6
12 ; RUN: llc -march=mips -mcpu=mips32r3 -asm-show-inst < %s | FileCheck %s -check-prefix=ALL -check-prefix=GPR32 -check-prefix=MTHC1 -check-prefix=NOT-R6
13 ; RUN: llc -march=mips -mcpu=mips32r5 -asm-show-inst < %s | FileCheck %s -check-prefix=ALL -check-prefix=GPR32 -check-prefix=MTHC1 -check-prefix=NOT-R6
14 ; RUN: llc -march=mips -mcpu=mips32r6 -asm-show-inst < %s | FileCheck %s -check-prefix=ALL -check-prefix=GPR32 -check-prefix=MTHC1 -check-prefix=R6
155 ; NO-MTHC1-DAG: mtc1 $zero, $f0
157 ; MTHC1-DAG: mtc1 $zero, $f0
184 ; NO-MTHC1-DAG: mtc1 $zero, $f0
185 ; NO-MTHC1-DAG: mtc1 $zero, $f1
187 ; MTHC1-DAG: mtc1 $zero, $f
    [all...]
  /art/runtime/arch/mips/
asm_support_mips.S 70 /* mips32r5 & mips32r6 have mthc1 op, and have 64-bit fp regs,
78 mthc1 \temp, \feven
93 mthc1 \rodd, \feven
97 /* mips32r1 has no mthc1 op;
  /external/llvm/test/CodeGen/Mips/Fast-ISel/
simplestorefp1.ll 38 ; mips32r2: mthc1 $[[REG2a]], $f[[REG3]]
sel1.ll 88 ; CHECK-DAG: mthc1 $7, $f2
  /external/llvm/test/MC/Mips/mips64/
invalid-mips64r2.s 18 mthc1 $zero,$f16 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
  /external/llvm/lib/Target/Mips/
MicroMipsInstrFPU.td 119 def MTHC1_MM : MMRel, MTC1_64_FT<"mthc1", AFGR64Opnd, GPR32Opnd, II_MTHC1>,
  /external/llvm/test/MC/Mips/mips32/
invalid-mips32r2.s 22 mthc1 $zero,$f16 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled
  /external/llvm/test/MC/Mips/mips4/
invalid-mips64r2.s 27 mthc1 $zero,$f16 # CHECK: :[[@LINE]]:{{[0-9]+}}: error: instruction requires a CPU feature not currently enabled

Completed in 237 milliseconds

1 2 3 4 5