Home | History | Annotate | Download | only in ARM

Lines Matching full:tmp1

6 	%tmp1 = load <8 x i16>, <8 x i16>* %A
7 %tmp2 = lshr <8 x i16> %tmp1, <i16 8, i16 8, i16 8, i16 8, i16 8, i16 8, i16 8, i16 8>
15 %tmp1 = load <4 x i32>, <4 x i32>* %A
16 %tmp2 = ashr <4 x i32> %tmp1, <i32 16, i32 16, i32 16, i32 16>
24 %tmp1 = load <2 x i64>, <2 x i64>* %A
25 %tmp2 = ashr <2 x i64> %tmp1, <i64 32, i64 32>
34 %tmp1 = load <8 x i16>, <8 x i16>* %A
35 %tmp2 = ashr <8 x i16> %tmp1, <i16 9, i16 9, i16 9, i16 9, i16 9, i16 9, i16 9, i16 9>
44 %tmp1 = load <4 x i32>, <4 x i32>* %A
45 %tmp2 = lshr <4 x i32> %tmp1, <i32 17, i32 17, i32 17, i32 17>
54 %tmp1 = load <2 x i64>, <2 x i64>* %A
55 %tmp2 = lshr <2 x i64> %tmp1, <i64 33, i64 33>
63 %tmp1 = load <8 x i16>, <8 x i16>* %A
64 %tmp2 = call <8 x i8> @llvm.arm.neon.vrshiftn.v8i8(<8 x i16> %tmp1, <8 x i16> < i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8, i16 -8 >)
71 %tmp1 = load <4 x i32>, <4 x i32>* %A
72 %tmp2 = call <4 x i16> @llvm.arm.neon.vrshiftn.v4i16(<4 x i32> %tmp1, <4 x i32> < i32 -16, i32 -16, i32 -16, i32 -16 >)
79 %tmp1 = load <2 x i64>, <2 x i64>* %A
80 %tmp2 = call <2 x i32> @llvm.arm.neon.vrshiftn.v2i32(<2 x i64> %tmp1, <2 x i64> < i64 -32, i64 -32 >)