Home | History | Annotate | Download | only in opcode
      1 /* Header file for targets using CGEN: Cpu tools GENerator.
      2 
      3    Copyright (C) 1996-2014 Free Software Foundation, Inc.
      4 
      5    This file is part of GDB, the GNU debugger, and the GNU Binutils.
      6 
      7    This program is free software; you can redistribute it and/or modify
      8    it under the terms of the GNU General Public License as published by
      9    the Free Software Foundation; either version 3 of the License, or
     10    (at your option) any later version.
     11 
     12    This program is distributed in the hope that it will be useful,
     13    but WITHOUT ANY WARRANTY; without even the implied warranty of
     14    MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
     15    GNU General Public License for more details.
     16 
     17    You should have received a copy of the GNU General Public License along
     18    with this program; if not, write to the Free Software Foundation, Inc.,
     19    51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.  */
     20 
     21 #ifndef OPCODE_CGEN_H
     22 #define OPCODE_CGEN_H
     23 
     24 #include "symcat.h"
     25 #include "cgen/bitset.h"
     26 
     27 /* ??? IWBN to replace bfd in the name.  */
     28 #include "bfd_stdint.h"
     29 
     30 /* ??? This file requires bfd.h but only to get bfd_vma.
     31    Seems like an awful lot to require just to get such a fundamental type.
     32    Perhaps the definition of bfd_vma can be moved outside of bfd.h.
     33    Or perhaps one could duplicate its definition in another file.
     34    Until such time, this file conditionally compiles definitions that require
     35    bfd_vma using __BFD_H_SEEN__.  */
     36 
     37 /* Enums must be defined before they can be used.
     38    Allow them to be used in struct definitions, even though the enum must
     39    be defined elsewhere.
     40    If CGEN_ARCH isn't defined, this file is being included by something other
     41    than <arch>-desc.h.  */
     42 
     43 /* Prepend the arch name, defined in <arch>-desc.h, and _cgen_ to symbol S.
     44    The lack of spaces in the arg list is important for non-stdc systems.
     45    This file is included by <arch>-desc.h.
     46    It can be included independently of <arch>-desc.h, in which case the arch
     47    dependent portions will be declared as "unknown_cgen_foo".  */
     48 
     49 #ifndef CGEN_SYM
     50 #define CGEN_SYM(s) CONCAT3 (unknown,_cgen_,s)
     51 #endif
     52 
     53 /* This file contains the static (unchanging) pieces and as much other stuff
     54    as we can reasonably put here.  It's generally cleaner to put stuff here
     55    rather than having it machine generated if possible.  */
     56 
     57 /* The assembler syntax is made up of expressions (duh...).
     58    At the lowest level the values are mnemonics, register names, numbers, etc.
     59    Above that are subexpressions, if any (an example might be the
     60    "effective address" in m68k cpus).  Subexpressions are wip.
     61    At the second highest level are the insns themselves.  Above that are
     62    pseudo-insns, synthetic insns, and macros, if any.  */
     63 
     64 /* Lots of cpu's have a fixed insn size, or one which rarely changes,
     66    and it's generally easier to handle these by treating the insn as an
     67    integer type, rather than an array of characters.  So we allow targets
     68    to control this.  When an integer type the value is in host byte order,
     69    when an array of characters the value is in target byte order.  */
     70 
     71 typedef unsigned int CGEN_INSN_INT;
     72 typedef int64_t CGEN_INSN_LGSINT; /* large/long SINT */
     73 typedef uint64_t CGEN_INSN_LGUINT; /* large/long UINT */
     74 
     75 #if CGEN_INT_INSN_P
     76 typedef CGEN_INSN_INT CGEN_INSN_BYTES;
     77 typedef CGEN_INSN_INT *CGEN_INSN_BYTES_PTR;
     78 #else
     79 typedef unsigned char *CGEN_INSN_BYTES;
     80 typedef unsigned char *CGEN_INSN_BYTES_PTR;
     81 #endif
     82 
     83 #ifdef __GNUC__
     84 #define CGEN_INLINE __inline__
     85 #else
     86 #define CGEN_INLINE
     87 #endif
     88 
     89 enum cgen_endian
     90 {
     91   CGEN_ENDIAN_UNKNOWN,
     92   CGEN_ENDIAN_LITTLE,
     93   CGEN_ENDIAN_BIG
     94 };
     95 
     96 /* Forward decl.  */
     97 
     98 typedef struct cgen_insn CGEN_INSN;
     99 
    100 /* Opaque pointer version for use by external world.  */
    101 
    102 typedef struct cgen_cpu_desc *CGEN_CPU_DESC;
    103 
    104 /* Attributes.
    106    Attributes are used to describe various random things associated with
    107    an object (ifield, hardware, operand, insn, whatever) and are specified
    108    as name/value pairs.
    109    Integer attributes computed at compile time are currently all that's
    110    supported, though adding string attributes and run-time computation is
    111    straightforward.  Integer attribute values are always host int's
    112    (signed or unsigned).  For portability, this means 32 bits.
    113    Integer attributes are further categorized as boolean, bitset, integer,
    114    and enum types.  Boolean attributes appear frequently enough that they're
    115    recorded in one host int.  This limits the maximum number of boolean
    116    attributes to 32, though that's a *lot* of attributes.  */
    117 
    118 /* Type of attribute values.  */
    119 
    120 typedef CGEN_BITSET     CGEN_ATTR_VALUE_BITSET_TYPE;
    121 typedef int             CGEN_ATTR_VALUE_ENUM_TYPE;
    122 typedef union
    123 {
    124   CGEN_ATTR_VALUE_BITSET_TYPE bitset;
    125   CGEN_ATTR_VALUE_ENUM_TYPE   nonbitset;
    126 } CGEN_ATTR_VALUE_TYPE;
    127 
    128 /* Struct to record attribute information.  */
    129 
    130 typedef struct
    131 {
    132   /* Boolean attributes.  */
    133   unsigned int bool_;
    134   /* Non-boolean integer attributes.  */
    135   CGEN_ATTR_VALUE_TYPE nonbool[1];
    136 } CGEN_ATTR;
    137 
    138 /* Define a structure member for attributes with N non-boolean entries.
    139    There is no maximum number of non-boolean attributes.
    140    There is a maximum of 32 boolean attributes (since they are all recorded
    141    in one host int).  */
    142 
    143 #define CGEN_ATTR_TYPE(n) \
    144 struct { unsigned int bool_; \
    145 	 CGEN_ATTR_VALUE_TYPE nonbool[(n) ? (n) : 1]; }
    146 
    147 /* Return the boolean attributes.  */
    148 
    149 #define CGEN_ATTR_BOOLS(a) ((a)->bool_)
    150 
    151 /* Non-boolean attribute numbers are offset by this much.  */
    152 
    153 #define CGEN_ATTR_NBOOL_OFFSET 32
    154 
    155 /* Given a boolean attribute number, return its mask.  */
    156 
    157 #define CGEN_ATTR_MASK(attr) (1 << (attr))
    158 
    159 /* Return the value of boolean attribute ATTR in ATTRS.  */
    160 
    161 #define CGEN_BOOL_ATTR(attrs, attr) ((CGEN_ATTR_MASK (attr) & (attrs)) != 0)
    162 
    163 /* Return value of attribute ATTR in ATTR_TABLE for OBJ.
    164    OBJ is a pointer to the entity that has the attributes
    165    (??? not used at present but is reserved for future purposes - eventually
    166    the goal is to allow recording attributes in source form and computing
    167    them lazily at runtime, not sure of the details yet).  */
    168 
    169 #define CGEN_ATTR_VALUE(obj, attr_table, attr) \
    170 ((unsigned int) (attr) < CGEN_ATTR_NBOOL_OFFSET \
    171  ? ((CGEN_ATTR_BOOLS (attr_table) & CGEN_ATTR_MASK (attr)) != 0) \
    172  : ((attr_table)->nonbool[(attr) - CGEN_ATTR_NBOOL_OFFSET].nonbitset))
    173 #define CGEN_BITSET_ATTR_VALUE(obj, attr_table, attr) \
    174  ((attr_table)->nonbool[(attr) - CGEN_ATTR_NBOOL_OFFSET].bitset)
    175 
    176 /* Attribute name/value tables.
    177    These are used to assist parsing of descriptions at run-time.  */
    178 
    179 typedef struct
    180 {
    181   const char * name;
    182   unsigned value;
    183 } CGEN_ATTR_ENTRY;
    184 
    185 /* For each domain (ifld,hw,operand,insn), list of attributes.  */
    186 
    187 typedef struct
    188 {
    189   const char * name;
    190   const CGEN_ATTR_ENTRY * dfault;
    191   const CGEN_ATTR_ENTRY * vals;
    192 } CGEN_ATTR_TABLE;
    193 
    194 /* Instruction set variants.  */
    196 
    197 typedef struct {
    198   const char *name;
    199 
    200   /* Default instruction size (in bits).
    201      This is used by the assembler when it encounters an unknown insn.  */
    202   unsigned int default_insn_bitsize;
    203 
    204   /* Base instruction size (in bits).
    205      For non-LIW cpus this is generally the length of the smallest insn.
    206      For LIW cpus its wip (work-in-progress).  For the m32r its 32.  */
    207   unsigned int base_insn_bitsize;
    208 
    209   /* Minimum/maximum instruction size (in bits).  */
    210   unsigned int min_insn_bitsize;
    211   unsigned int max_insn_bitsize;
    212 } CGEN_ISA;
    213 
    214 /* Machine variants.  */
    215 
    216 typedef struct {
    217   const char *name;
    218   /* The argument to bfd_arch_info->scan.  */
    219   const char *bfd_name;
    220   /* one of enum mach_attr */
    221   int num;
    222   /* parameter from mach->cpu */
    223   unsigned int insn_chunk_bitsize;
    224 } CGEN_MACH;
    225 
    226 /* Parse result (also extraction result).
    228 
    229    The result of parsing an insn is stored here.
    230    To generate the actual insn, this is passed to the insert handler.
    231    When printing an insn, the result of extraction is stored here.
    232    To print the insn, this is passed to the print handler.
    233 
    234    It is machine generated so we don't define it here,
    235    but we do need a forward decl for the handler fns.
    236 
    237    There is one member for each possible field in the insn.
    238    The type depends on the field.
    239    Also recorded here is the computed length of the insn for architectures
    240    where it varies.
    241 */
    242 
    243 typedef struct cgen_fields CGEN_FIELDS;
    244 
    245 /* Total length of the insn, as recorded in the `fields' struct.  */
    246 /* ??? The field insert handler has lots of opportunities for optimization
    247    if it ever gets inlined.  On architectures where insns all have the same
    248    size, may wish to detect that and make this macro a constant - to allow
    249    further optimizations.  */
    250 
    251 #define CGEN_FIELDS_BITSIZE(fields) ((fields)->length)
    252 
    253 /* Extraction support for variable length insn sets.  */
    255 
    256 /* When disassembling we don't know the number of bytes to read at the start.
    257    So the first CGEN_BASE_INSN_SIZE bytes are read at the start and the rest
    258    are read when needed.  This struct controls this.  It is basically the
    259    disassemble_info stuff, except that we provide a cache for values already
    260    read (since bytes can typically be read several times to fetch multiple
    261    operands that may be in them), and that extraction of fields is needed
    262    in contexts other than disassembly.  */
    263 
    264 typedef struct {
    265   /* A pointer to the disassemble_info struct.
    266      We don't require dis-asm.h so we use void * for the type here.
    267      If NULL, BYTES is full of valid data (VALID == -1).  */
    268   void *dis_info;
    269   /* Points to a working buffer of sufficient size.  */
    270   unsigned char *insn_bytes;
    271   /* Mask of bytes that are valid in INSN_BYTES.  */
    272   unsigned int valid;
    273 } CGEN_EXTRACT_INFO;
    274 
    275 /* Associated with each insn or expression is a set of "handlers" for
    277    performing operations like parsing, printing, etc.  These require a bfd_vma
    278    value to be passed around but we don't want all applications to need bfd.h.
    279    So this stuff is only provided if bfd.h has been included.  */
    280 
    281 /* Parse handler.
    282    CD is a cpu table descriptor.
    283    INSN is a pointer to a struct describing the insn being parsed.
    284    STRP is a pointer to a pointer to the text being parsed.
    285    FIELDS is a pointer to a cgen_fields struct in which the results are placed.
    286    If the expression is successfully parsed, *STRP is updated.
    287    If not it is left alone.
    288    The result is NULL if success or an error message.  */
    289 typedef const char * (cgen_parse_fn)
    290   (CGEN_CPU_DESC, const CGEN_INSN *insn_,
    291    const char **strp_, CGEN_FIELDS *fields_);
    292 
    293 /* Insert handler.
    294    CD is a cpu table descriptor.
    295    INSN is a pointer to a struct describing the insn being parsed.
    296    FIELDS is a pointer to a cgen_fields struct from which the values
    297    are fetched.
    298    INSNP is a pointer to a buffer in which to place the insn.
    299    PC is the pc value of the insn.
    300    The result is an error message or NULL if success.  */
    301 
    302 #ifdef __BFD_H_SEEN__
    303 typedef const char * (cgen_insert_fn)
    304   (CGEN_CPU_DESC, const CGEN_INSN *insn_,
    305    CGEN_FIELDS *fields_, CGEN_INSN_BYTES_PTR insnp_,
    306    bfd_vma pc_);
    307 #else
    308 typedef const char * (cgen_insert_fn) ();
    309 #endif
    310 
    311 /* Extract handler.
    312    CD is a cpu table descriptor.
    313    INSN is a pointer to a struct describing the insn being parsed.
    314    The second argument is a pointer to a struct controlling extraction
    315    (only used for variable length insns).
    316    EX_INFO is a pointer to a struct for controlling reading of further
    317    bytes for the insn.
    318    BASE_INSN is the first CGEN_BASE_INSN_SIZE bytes (host order).
    319    FIELDS is a pointer to a cgen_fields struct in which the results are placed.
    320    PC is the pc value of the insn.
    321    The result is the length of the insn in bits or zero if not recognized.  */
    322 
    323 #ifdef __BFD_H_SEEN__
    324 typedef int (cgen_extract_fn)
    325   (CGEN_CPU_DESC, const CGEN_INSN *insn_,
    326    CGEN_EXTRACT_INFO *ex_info_, CGEN_INSN_INT base_insn_,
    327    CGEN_FIELDS *fields_, bfd_vma pc_);
    328 #else
    329 typedef int (cgen_extract_fn) ();
    330 #endif
    331 
    332 /* Print handler.
    333    CD is a cpu table descriptor.
    334    INFO is a pointer to the disassembly info.
    335    Eg: disassemble_info.  It's defined as `PTR' so this file can be included
    336    without dis-asm.h.
    337    INSN is a pointer to a struct describing the insn being printed.
    338    FIELDS is a pointer to a cgen_fields struct.
    339    PC is the pc value of the insn.
    340    LEN is the length of the insn, in bits.  */
    341 
    342 #ifdef __BFD_H_SEEN__
    343 typedef void (cgen_print_fn)
    344   (CGEN_CPU_DESC, void * info_, const CGEN_INSN *insn_,
    345    CGEN_FIELDS *fields_, bfd_vma pc_, int len_);
    346 #else
    347 typedef void (cgen_print_fn) ();
    348 #endif
    349 
    350 /* Parse/insert/extract/print handlers.
    351 
    352    Indices into the handler tables.
    353    We could use pointers here instead, but 90% of them are generally identical
    354    and that's a lot of redundant data.  Making these unsigned char indices
    355    into tables of pointers saves a bit of space.
    356    Using indices also keeps assembler code out of the disassembler and
    357    vice versa.  */
    358 
    359 struct cgen_opcode_handler
    360 {
    361   unsigned char parse, insert, extract, print;
    362 };
    363 
    364 /* Assembler interface.
    366 
    367    The interface to the assembler is intended to be clean in the sense that
    368    libopcodes.a is a standalone entity and could be used with any assembler.
    369    Not that one would necessarily want to do that but rather that it helps
    370    keep a clean interface.  The interface will obviously be slanted towards
    371    GAS, but at least it's a start.
    372    ??? Note that one possible user of the assembler besides GAS is GDB.
    373 
    374    Parsing is controlled by the assembler which calls
    375    CGEN_SYM (assemble_insn).  If it can parse and build the entire insn
    376    it doesn't call back to the assembler.  If it needs/wants to call back
    377    to the assembler, cgen_parse_operand_fn is called which can either
    378 
    379    - return a number to be inserted in the insn
    380    - return a "register" value to be inserted
    381      (the register might not be a register per pe)
    382    - queue the argument and return a marker saying the expression has been
    383      queued (eg: a fix-up)
    384    - return an error message indicating the expression wasn't recognizable
    385 
    386    The result is an error message or NULL for success.
    387    The parsed value is stored in the bfd_vma *.  */
    388 
    389 /* Values for indicating what the caller wants.  */
    390 
    391 enum cgen_parse_operand_type
    392 {
    393   CGEN_PARSE_OPERAND_INIT,
    394   CGEN_PARSE_OPERAND_INTEGER,
    395   CGEN_PARSE_OPERAND_ADDRESS,
    396   CGEN_PARSE_OPERAND_SYMBOLIC
    397 };
    398 
    399 /* Values for indicating what was parsed.  */
    400 
    401 enum cgen_parse_operand_result
    402 {
    403   CGEN_PARSE_OPERAND_RESULT_NUMBER,
    404   CGEN_PARSE_OPERAND_RESULT_REGISTER,
    405   CGEN_PARSE_OPERAND_RESULT_QUEUED,
    406   CGEN_PARSE_OPERAND_RESULT_ERROR
    407 };
    408 
    409 #ifdef __BFD_H_SEEN__ /* Don't require bfd.h unnecessarily.  */
    410 typedef const char * (cgen_parse_operand_fn)
    411   (CGEN_CPU_DESC,
    412    enum cgen_parse_operand_type, const char **, int, int,
    413    enum cgen_parse_operand_result *, bfd_vma *);
    414 #else
    415 typedef const char * (cgen_parse_operand_fn) ();
    416 #endif
    417 
    418 /* Set the cgen_parse_operand_fn callback.  */
    419 
    420 extern void cgen_set_parse_operand_fn
    421   (CGEN_CPU_DESC, cgen_parse_operand_fn);
    422 
    423 /* Called before trying to match a table entry with the insn.  */
    424 
    425 extern void cgen_init_parse_operand (CGEN_CPU_DESC);
    426 
    427 /* Operand values (keywords, integers, symbols, etc.)  */
    429 
    430 /* Types of assembler elements.  */
    431 
    432 enum cgen_asm_type
    433 {
    434   CGEN_ASM_NONE, CGEN_ASM_KEYWORD, CGEN_ASM_MAX
    435 };
    436 
    437 #ifndef CGEN_ARCH
    438 enum cgen_hw_type { CGEN_HW_MAX };
    439 #endif
    440 
    441 /* List of hardware elements.  */
    442 
    443 typedef struct
    444 {
    445   char *name;
    446   enum cgen_hw_type type;
    447   /* There is currently no example where both index specs and value specs
    448      are required, so for now both are clumped under "asm_data".  */
    449   enum cgen_asm_type asm_type;
    450   void *asm_data;
    451 #ifndef CGEN_HW_NBOOL_ATTRS
    452 #define CGEN_HW_NBOOL_ATTRS 1
    453 #endif
    454   CGEN_ATTR_TYPE (CGEN_HW_NBOOL_ATTRS) attrs;
    455 #define CGEN_HW_ATTRS(hw) (&(hw)->attrs)
    456 } CGEN_HW_ENTRY;
    457 
    458 /* Return value of attribute ATTR in HW.  */
    459 
    460 #define CGEN_HW_ATTR_VALUE(hw, attr) \
    461 CGEN_ATTR_VALUE ((hw), CGEN_HW_ATTRS (hw), (attr))
    462 
    463 /* Table of hardware elements for selected mach, computed at runtime.
    464    enum cgen_hw_type is an index into this table (specifically `entries').  */
    465 
    466 typedef struct {
    467   /* Pointer to null terminated table of all compiled in entries.  */
    468   const CGEN_HW_ENTRY *init_entries;
    469   unsigned int entry_size; /* since the attribute member is variable sized */
    470   /* Array of all entries, initial and run-time added.  */
    471   const CGEN_HW_ENTRY **entries;
    472   /* Number of elements in `entries'.  */
    473   unsigned int num_entries;
    474   /* For now, xrealloc is called each time a new entry is added at runtime.
    475      ??? May wish to keep track of some slop to reduce the number of calls to
    476      xrealloc, except that there's unlikely to be many and not expected to be
    477      in speed critical code.  */
    478 } CGEN_HW_TABLE;
    479 
    480 extern const CGEN_HW_ENTRY * cgen_hw_lookup_by_name
    481   (CGEN_CPU_DESC, const char *);
    482 extern const CGEN_HW_ENTRY * cgen_hw_lookup_by_num
    483   (CGEN_CPU_DESC, unsigned int);
    484 
    485 /* This struct is used to describe things like register names, etc.  */
    486 
    487 typedef struct cgen_keyword_entry
    488 {
    489   /* Name (as in register name).  */
    490   char * name;
    491 
    492   /* Value (as in register number).
    493      The value cannot be -1 as that is used to indicate "not found".
    494      IDEA: Have "FUNCTION" attribute? [function is called to fetch value].  */
    495   int value;
    496 
    497   /* Attributes.
    498      This should, but technically needn't, appear last.  It is a variable sized
    499      array in that one architecture may have 1 nonbool attribute and another
    500      may have more.  Having this last means the non-architecture specific code
    501      needn't care.  The goal is to eventually record
    502      attributes in their raw form, evaluate them at run-time, and cache the
    503      values, so this worry will go away anyway.  */
    504   /* ??? Moving this last should be done by treating keywords like insn lists
    505      and moving the `next' fields into a CGEN_KEYWORD_LIST struct.  */
    506   /* FIXME: Not used yet.  */
    507 #ifndef CGEN_KEYWORD_NBOOL_ATTRS
    508 #define CGEN_KEYWORD_NBOOL_ATTRS 1
    509 #endif
    510   CGEN_ATTR_TYPE (CGEN_KEYWORD_NBOOL_ATTRS) attrs;
    511 
    512   /* ??? Putting these here means compiled in entries can't be const.
    513      Not a really big deal, but something to consider.  */
    514   /* Next name hash table entry.  */
    515   struct cgen_keyword_entry *next_name;
    516   /* Next value hash table entry.  */
    517   struct cgen_keyword_entry *next_value;
    518 } CGEN_KEYWORD_ENTRY;
    519 
    520 /* Top level struct for describing a set of related keywords
    521    (e.g. register names).
    522 
    523    This struct supports run-time entry of new values, and hashed lookups.  */
    524 
    525 typedef struct cgen_keyword
    526 {
    527   /* Pointer to initial [compiled in] values.  */
    528   CGEN_KEYWORD_ENTRY *init_entries;
    529 
    530   /* Number of entries in `init_entries'.  */
    531   unsigned int num_init_entries;
    532 
    533   /* Hash table used for name lookup.  */
    534   CGEN_KEYWORD_ENTRY **name_hash_table;
    535 
    536   /* Hash table used for value lookup.  */
    537   CGEN_KEYWORD_ENTRY **value_hash_table;
    538 
    539   /* Number of entries in the hash_tables.  */
    540   unsigned int hash_table_size;
    541 
    542   /* Pointer to null keyword "" entry if present.  */
    543   const CGEN_KEYWORD_ENTRY *null_entry;
    544 
    545   /* String containing non-alphanumeric characters used
    546      in keywords.
    547      At present, the highest number of entries used is 1.  */
    548   char nonalpha_chars[8];
    549 } CGEN_KEYWORD;
    550 
    551 /* Structure used for searching.  */
    552 
    553 typedef struct
    554 {
    555   /* Table being searched.  */
    556   const CGEN_KEYWORD *table;
    557 
    558   /* Specification of what is being searched for.  */
    559   const char *spec;
    560 
    561   /* Current index in hash table.  */
    562   unsigned int current_hash;
    563 
    564   /* Current element in current hash chain.  */
    565   CGEN_KEYWORD_ENTRY *current_entry;
    566 } CGEN_KEYWORD_SEARCH;
    567 
    568 /* Lookup a keyword from its name.  */
    569 
    570 const CGEN_KEYWORD_ENTRY *cgen_keyword_lookup_name
    571   (CGEN_KEYWORD *, const char *);
    572 
    573 /* Lookup a keyword from its value.  */
    574 
    575 const CGEN_KEYWORD_ENTRY *cgen_keyword_lookup_value
    576   (CGEN_KEYWORD *, int);
    577 
    578 /* Add a keyword.  */
    579 
    580 void cgen_keyword_add (CGEN_KEYWORD *, CGEN_KEYWORD_ENTRY *);
    581 
    582 /* Keyword searching.
    583    This can be used to retrieve every keyword, or a subset.  */
    584 
    585 CGEN_KEYWORD_SEARCH cgen_keyword_search_init
    586   (CGEN_KEYWORD *, const char *);
    587 const CGEN_KEYWORD_ENTRY *cgen_keyword_search_next
    588   (CGEN_KEYWORD_SEARCH *);
    589 
    590 /* Operand value support routines.  */
    591 
    592 extern const char *cgen_parse_keyword
    593   (CGEN_CPU_DESC, const char **, CGEN_KEYWORD *, long *);
    594 #ifdef __BFD_H_SEEN__ /* Don't require bfd.h unnecessarily.  */
    595 extern const char *cgen_parse_signed_integer
    596   (CGEN_CPU_DESC, const char **, int, long *);
    597 extern const char *cgen_parse_unsigned_integer
    598   (CGEN_CPU_DESC, const char **, int, unsigned long *);
    599 extern const char *cgen_parse_address
    600   (CGEN_CPU_DESC, const char **, int, int,
    601    enum cgen_parse_operand_result *, bfd_vma *);
    602 extern const char *cgen_validate_signed_integer
    603   (long, long, long);
    604 extern const char *cgen_validate_unsigned_integer
    605   (unsigned long, unsigned long, unsigned long);
    606 #endif
    607 
    608 /* Operand modes.  */
    610 
    611 /* ??? This duplicates the values in arch.h.  Revisit.
    612    These however need the CGEN_ prefix [as does everything in this file].  */
    613 /* ??? Targets may need to add their own modes so we may wish to move this
    614    to <arch>-opc.h, or add a hook.  */
    615 
    616 enum cgen_mode {
    617   CGEN_MODE_VOID, /* ??? rename simulator's VM to VOID? */
    618   CGEN_MODE_BI, CGEN_MODE_QI, CGEN_MODE_HI, CGEN_MODE_SI, CGEN_MODE_DI,
    619   CGEN_MODE_UBI, CGEN_MODE_UQI, CGEN_MODE_UHI, CGEN_MODE_USI, CGEN_MODE_UDI,
    620   CGEN_MODE_SF, CGEN_MODE_DF, CGEN_MODE_XF, CGEN_MODE_TF,
    621   CGEN_MODE_TARGET_MAX,
    622   CGEN_MODE_INT, CGEN_MODE_UINT,
    623   CGEN_MODE_MAX
    624 };
    625 
    626 /* FIXME: Until simulator is updated.  */
    627 
    628 #define CGEN_MODE_VM CGEN_MODE_VOID
    629 
    630 /* Operands.  */
    632 
    633 #ifndef CGEN_ARCH
    634 enum cgen_operand_type { CGEN_OPERAND_MAX };
    635 #endif
    636 
    637 /* "nil" indicator for the operand instance table */
    638 #define CGEN_OPERAND_NIL CGEN_OPERAND_MAX
    639 
    640 /* A tree of these structs represents the multi-ifield
    641    structure of an operand's hw-index value, if it exists.  */
    642 
    643 struct cgen_ifld;
    644 
    645 typedef struct cgen_maybe_multi_ifield
    646 {
    647   int count; /* 0: indexed by single cgen_ifld (possibly null: dead entry);
    648 		n: indexed by array of more cgen_maybe_multi_ifields.  */
    649   union
    650   {
    651     const void *p;
    652     const struct cgen_maybe_multi_ifield * multi;
    653     const struct cgen_ifld * leaf;
    654   } val;
    655 }
    656 CGEN_MAYBE_MULTI_IFLD;
    657 
    658 /* This struct defines each entry in the operand table.  */
    659 
    660 typedef struct
    661 {
    662   /* Name as it appears in the syntax string.  */
    663   char *name;
    664 
    665   /* Operand type.  */
    666   enum cgen_operand_type type;
    667 
    668   /* The hardware element associated with this operand.  */
    669   enum cgen_hw_type hw_type;
    670 
    671   /* FIXME: We don't yet record ifield definitions, which we should.
    672      When we do it might make sense to delete start/length (since they will
    673      be duplicated in the ifield's definition) and replace them with a
    674      pointer to the ifield entry.  */
    675 
    676   /* Bit position.
    677      This is just a hint, and may be unused in more complex operands.
    678      May be unused for a modifier.  */
    679   unsigned char start;
    680 
    681   /* The number of bits in the operand.
    682      This is just a hint, and may be unused in more complex operands.
    683      May be unused for a modifier.  */
    684   unsigned char length;
    685 
    686   /* The (possibly-multi) ifield used as an index for this operand, if it
    687      is indexed by a field at all. This substitutes / extends the start and
    688      length fields above, but unsure at this time whether they are used
    689      anywhere.  */
    690   CGEN_MAYBE_MULTI_IFLD index_fields;
    691 #if 0 /* ??? Interesting idea but relocs tend to get too complicated,
    692 	 and ABI dependent, for simple table lookups to work.  */
    693   /* Ideally this would be the internal (external?) reloc type.  */
    694   int reloc_type;
    695 #endif
    696 
    697   /* Attributes.
    698      This should, but technically needn't, appear last.  It is a variable sized
    699      array in that one architecture may have 1 nonbool attribute and another
    700      may have more.  Having this last means the non-architecture specific code
    701      needn't care, now or tomorrow.  The goal is to eventually record
    702      attributes in their raw form, evaluate them at run-time, and cache the
    703      values, so this worry will go away anyway.  */
    704 #ifndef CGEN_OPERAND_NBOOL_ATTRS
    705 #define CGEN_OPERAND_NBOOL_ATTRS 1
    706 #endif
    707   CGEN_ATTR_TYPE (CGEN_OPERAND_NBOOL_ATTRS) attrs;
    708 #define CGEN_OPERAND_ATTRS(operand) (&(operand)->attrs)
    709 } CGEN_OPERAND;
    710 
    711 /* Return value of attribute ATTR in OPERAND.  */
    712 
    713 #define CGEN_OPERAND_ATTR_VALUE(operand, attr) \
    714 CGEN_ATTR_VALUE ((operand), CGEN_OPERAND_ATTRS (operand), (attr))
    715 
    716 /* Table of operands for selected mach/isa, computed at runtime.
    717    enum cgen_operand_type is an index into this table (specifically
    718    `entries').  */
    719 
    720 typedef struct {
    721   /* Pointer to null terminated table of all compiled in entries.  */
    722   const CGEN_OPERAND *init_entries;
    723   unsigned int entry_size; /* since the attribute member is variable sized */
    724   /* Array of all entries, initial and run-time added.  */
    725   const CGEN_OPERAND **entries;
    726   /* Number of elements in `entries'.  */
    727   unsigned int num_entries;
    728   /* For now, xrealloc is called each time a new entry is added at runtime.
    729      ??? May wish to keep track of some slop to reduce the number of calls to
    730      xrealloc, except that there's unlikely to be many and not expected to be
    731      in speed critical code.  */
    732 } CGEN_OPERAND_TABLE;
    733 
    734 extern const CGEN_OPERAND * cgen_operand_lookup_by_name
    735   (CGEN_CPU_DESC, const char *);
    736 extern const CGEN_OPERAND * cgen_operand_lookup_by_num
    737   (CGEN_CPU_DESC, int);
    738 
    739 /* Instruction operand instances.
    741 
    742    For each instruction, a list of the hardware elements that are read and
    743    written are recorded.  */
    744 
    745 /* The type of the instance.  */
    746 
    747 enum cgen_opinst_type {
    748   /* End of table marker.  */
    749   CGEN_OPINST_END = 0,
    750   CGEN_OPINST_INPUT, CGEN_OPINST_OUTPUT
    751 };
    752 
    753 typedef struct
    754 {
    755   /* Input or output indicator.  */
    756   enum cgen_opinst_type type;
    757 
    758   /* Name of operand.  */
    759   const char *name;
    760 
    761   /* The hardware element referenced.  */
    762   enum cgen_hw_type hw_type;
    763 
    764   /* The mode in which the operand is being used.  */
    765   enum cgen_mode mode;
    766 
    767   /* The operand table entry CGEN_OPERAND_NIL if there is none
    768      (i.e. an explicit hardware reference).  */
    769   enum cgen_operand_type op_type;
    770 
    771   /* If `operand' is "nil", the index (e.g. into array of registers).  */
    772   int index;
    773 
    774   /* Attributes.
    775      ??? This perhaps should be a real attribute struct but there's
    776      no current need, so we save a bit of space and just have a set of
    777      flags.  The interface is such that this can easily be made attributes
    778      should it prove useful.  */
    779   unsigned int attrs;
    780 #define CGEN_OPINST_ATTRS(opinst) ((opinst)->attrs)
    781 /* Return value of attribute ATTR in OPINST.  */
    782 #define CGEN_OPINST_ATTR(opinst, attr) \
    783 ((CGEN_OPINST_ATTRS (opinst) & (attr)) != 0)
    784 /* Operand is conditionally referenced (read/written).  */
    785 #define CGEN_OPINST_COND_REF 1
    786 } CGEN_OPINST;
    787 
    788 /* Syntax string.
    790 
    791    Each insn format and subexpression has one of these.
    792 
    793    The syntax "string" consists of characters (n > 0 && n < 128), and operand
    794    values (n >= 128), and is terminated by 0.  Operand values are 128 + index
    795    into the operand table.  The operand table doesn't exist in C, per se, as
    796    the data is recorded in the parse/insert/extract/print switch statements. */
    797 
    798 /* This should be at least as large as necessary for any target. */
    799 #define CGEN_MAX_SYNTAX_ELEMENTS 48
    800 
    801 /* A target may know its own precise maximum.  Assert that it falls below
    802    the above limit. */
    803 #ifdef CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS
    804 #if CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS > CGEN_MAX_SYNTAX_ELEMENTS
    805 #error "CGEN_ACTUAL_MAX_SYNTAX_ELEMENTS too high - enlarge CGEN_MAX_SYNTAX_ELEMENTS"
    806 #endif
    807 #endif
    808 
    809 typedef unsigned short CGEN_SYNTAX_CHAR_TYPE;
    810 
    811 typedef struct
    812 {
    813   CGEN_SYNTAX_CHAR_TYPE syntax[CGEN_MAX_SYNTAX_ELEMENTS];
    814 } CGEN_SYNTAX;
    815 
    816 #define CGEN_SYNTAX_STRING(syn) (syn->syntax)
    817 #define CGEN_SYNTAX_CHAR_P(c) ((c) < 128)
    818 #define CGEN_SYNTAX_CHAR(c) ((unsigned char)c)
    819 #define CGEN_SYNTAX_FIELD(c) ((c) - 128)
    820 #define CGEN_SYNTAX_MAKE_FIELD(c) ((c) + 128)
    821 
    822 /* ??? I can't currently think of any case where the mnemonic doesn't come
    823    first [and if one ever doesn't building the hash tables will be tricky].
    824    However, we treat mnemonics as just another operand of the instruction.
    825    A value of 1 means "this is where the mnemonic appears".  1 isn't
    826    special other than it's a non-printable ASCII char.  */
    827 
    828 #define CGEN_SYNTAX_MNEMONIC       1
    829 #define CGEN_SYNTAX_MNEMONIC_P(ch) ((ch) == CGEN_SYNTAX_MNEMONIC)
    830 
    831 /* Instruction fields.
    833 
    834    ??? We currently don't allow adding fields at run-time.
    835    Easy to fix when needed.  */
    836 
    837 typedef struct cgen_ifld {
    838   /* Enum of ifield.  */
    839   int num;
    840 #define CGEN_IFLD_NUM(f) ((f)->num)
    841 
    842   /* Name of the field, distinguishes it from all other fields.  */
    843   const char *name;
    844 #define CGEN_IFLD_NAME(f) ((f)->name)
    845 
    846   /* Default offset, in bits, from the start of the insn to the word
    847      containing the field.  */
    848   int word_offset;
    849 #define CGEN_IFLD_WORD_OFFSET(f) ((f)->word_offset)
    850 
    851   /* Default length of the word containing the field.  */
    852   int word_size;
    853 #define CGEN_IFLD_WORD_SIZE(f) ((f)->word_size)
    854 
    855   /* Default starting bit number.
    856      Whether lsb=0 or msb=0 is determined by CGEN_INSN_LSB0_P.  */
    857   int start;
    858 #define CGEN_IFLD_START(f) ((f)->start)
    859 
    860   /* Length of the field, in bits.  */
    861   int length;
    862 #define CGEN_IFLD_LENGTH(f) ((f)->length)
    863 
    864 #ifndef CGEN_IFLD_NBOOL_ATTRS
    865 #define CGEN_IFLD_NBOOL_ATTRS 1
    866 #endif
    867   CGEN_ATTR_TYPE (CGEN_IFLD_NBOOL_ATTRS) attrs;
    868 #define CGEN_IFLD_ATTRS(f) (&(f)->attrs)
    869 } CGEN_IFLD;
    870 
    871 /* Return value of attribute ATTR in IFLD.  */
    872 #define CGEN_IFLD_ATTR_VALUE(ifld, attr) \
    873 CGEN_ATTR_VALUE ((ifld), CGEN_IFLD_ATTRS (ifld), (attr))
    874 
    875 /* Instruction data.  */
    877 
    878 /* Instruction formats.
    879 
    880    Instructions are grouped by format.  Associated with an instruction is its
    881    format.  Each insn's opcode table entry contains a format table entry.
    882    ??? There is usually very few formats compared with the number of insns,
    883    so one can reduce the size of the opcode table by recording the format table
    884    as a separate entity.  Given that we currently don't, format table entries
    885    are also distinguished by their operands.  This increases the size of the
    886    table, but reduces the number of tables.  It's all minutiae anyway so it
    887    doesn't really matter [at this point in time].
    888 
    889    ??? Support for variable length ISA's is wip.  */
    890 
    891 /* Accompanying each iformat description is a list of its fields.  */
    892 
    893 typedef struct {
    894   const CGEN_IFLD *ifld;
    895 #define CGEN_IFMT_IFLD_IFLD(ii) ((ii)->ifld)
    896 } CGEN_IFMT_IFLD;
    897 
    898 /* This should be at least as large as necessary for any target. */
    899 #define CGEN_MAX_IFMT_OPERANDS 16
    900 
    901 /* A target may know its own precise maximum.  Assert that it falls below
    902    the above limit. */
    903 #ifdef CGEN_ACTUAL_MAX_IFMT_OPERANDS
    904 #if CGEN_ACTUAL_MAX_IFMT_OPERANDS > CGEN_MAX_IFMT_OPERANDS
    905 #error "CGEN_ACTUAL_MAX_IFMT_OPERANDS too high - enlarge CGEN_MAX_IFMT_OPERANDS"
    906 #endif
    907 #endif
    908 
    909 
    910 typedef struct
    911 {
    912   /* Length that MASK and VALUE have been calculated to
    913      [VALUE is recorded elsewhere].
    914      Normally it is base_insn_bitsize.  On [V]LIW architectures where the base
    915      insn size may be larger than the size of an insn, this field is less than
    916      base_insn_bitsize.  */
    917   unsigned char mask_length;
    918 #define CGEN_IFMT_MASK_LENGTH(ifmt) ((ifmt)->mask_length)
    919 
    920   /* Total length of instruction, in bits.  */
    921   unsigned char length;
    922 #define CGEN_IFMT_LENGTH(ifmt) ((ifmt)->length)
    923 
    924   /* Mask to apply to the first MASK_LENGTH bits.
    925      Each insn's value is stored with the insn.
    926      The first step in recognizing an insn for disassembly is
    927      (opcode & mask) == value.  */
    928   CGEN_INSN_INT mask;
    929 #define CGEN_IFMT_MASK(ifmt) ((ifmt)->mask)
    930 
    931   /* Instruction fields.
    932      +1 for trailing NULL.  */
    933   CGEN_IFMT_IFLD iflds[CGEN_MAX_IFMT_OPERANDS + 1];
    934 #define CGEN_IFMT_IFLDS(ifmt) ((ifmt)->iflds)
    935 } CGEN_IFMT;
    936 
    937 /* Instruction values.  */
    938 
    939 typedef struct
    940 {
    941   /* The opcode portion of the base insn.  */
    942   CGEN_INSN_INT base_value;
    943 
    944 #ifdef CGEN_MAX_EXTRA_OPCODE_OPERANDS
    945   /* Extra opcode values beyond base_value.  */
    946   unsigned long ifield_values[CGEN_MAX_EXTRA_OPCODE_OPERANDS];
    947 #endif
    948 } CGEN_IVALUE;
    949 
    950 /* Instruction opcode table.
    951    This contains the syntax and format data of an instruction.  */
    952 
    953 /* ??? Some ports already have an opcode table yet still need to use the rest
    954    of what cgen_insn has.  Plus keeping the opcode data with the operand
    955    instance data can create a pretty big file.  So we keep them separately.
    956    Not sure this is a good idea in the long run.  */
    957 
    958 typedef struct
    959 {
    960   /* Indices into parse/insert/extract/print handler tables.  */
    961   struct cgen_opcode_handler handlers;
    962 #define CGEN_OPCODE_HANDLERS(opc) (& (opc)->handlers)
    963 
    964   /* Syntax string.  */
    965   CGEN_SYNTAX syntax;
    966 #define CGEN_OPCODE_SYNTAX(opc) (& (opc)->syntax)
    967 
    968   /* Format entry.  */
    969   const CGEN_IFMT *format;
    970 #define CGEN_OPCODE_FORMAT(opc) ((opc)->format)
    971 #define CGEN_OPCODE_MASK_BITSIZE(opc) CGEN_IFMT_MASK_LENGTH (CGEN_OPCODE_FORMAT (opc))
    972 #define CGEN_OPCODE_BITSIZE(opc) CGEN_IFMT_LENGTH (CGEN_OPCODE_FORMAT (opc))
    973 #define CGEN_OPCODE_IFLDS(opc) CGEN_IFMT_IFLDS (CGEN_OPCODE_FORMAT (opc))
    974 
    975   /* Instruction opcode value.  */
    976   CGEN_IVALUE value;
    977 #define CGEN_OPCODE_VALUE(opc) (& (opc)->value)
    978 #define CGEN_OPCODE_BASE_VALUE(opc) (CGEN_OPCODE_VALUE (opc)->base_value)
    979 #define CGEN_OPCODE_BASE_MASK(opc) CGEN_IFMT_MASK (CGEN_OPCODE_FORMAT (opc))
    980 } CGEN_OPCODE;
    981 
    982 /* Instruction attributes.
    983    This is made a published type as applications can cache a pointer to
    984    the attributes for speed.  */
    985 
    986 #ifndef CGEN_INSN_NBOOL_ATTRS
    987 #define CGEN_INSN_NBOOL_ATTRS 1
    988 #endif
    989 typedef CGEN_ATTR_TYPE (CGEN_INSN_NBOOL_ATTRS) CGEN_INSN_ATTR_TYPE;
    990 
    991 /* Enum of architecture independent attributes.  */
    992 
    993 #ifndef CGEN_ARCH
    994 /* ??? Numbers here are recorded in two places.  */
    995 typedef enum cgen_insn_attr {
    996   CGEN_INSN_ALIAS = 0
    997 } CGEN_INSN_ATTR;
    998 #define CGEN_ATTR_CGEN_INSN_ALIAS_VALUE(attrs) ((attrs)->bool_ & (1 << CGEN_INSN_ALIAS))
    999 #endif
   1000 
   1001 /* This struct defines each entry in the instruction table.  */
   1002 
   1003 typedef struct
   1004 {
   1005   /* Each real instruction is enumerated.  */
   1006   /* ??? This may go away in time.  */
   1007   int num;
   1008 #define CGEN_INSN_NUM(insn) ((insn)->base->num)
   1009 
   1010   /* Name of entry (that distinguishes it from all other entries).  */
   1011   /* ??? If mnemonics have operands, try to print full mnemonic.  */
   1012   const char *name;
   1013 #define CGEN_INSN_NAME(insn) ((insn)->base->name)
   1014 
   1015   /* Mnemonic.  This is used when parsing and printing the insn.
   1016      In the case of insns that have operands on the mnemonics, this is
   1017      only the constant part.  E.g. for conditional execution of an `add' insn,
   1018      where the full mnemonic is addeq, addne, etc., and the condition is
   1019      treated as an operand, this is only "add".  */
   1020   const char *mnemonic;
   1021 #define CGEN_INSN_MNEMONIC(insn) ((insn)->base->mnemonic)
   1022 
   1023   /* Total length of instruction, in bits.  */
   1024   int bitsize;
   1025 #define CGEN_INSN_BITSIZE(insn) ((insn)->base->bitsize)
   1026 
   1027 #if 0 /* ??? Disabled for now as there is a problem with embedded newlines
   1028 	 and the table is already pretty big.  Should perhaps be moved
   1029 	 to a file of its own.  */
   1030   /* Semantics, as RTL.  */
   1031   /* ??? Plain text or bytecodes?  */
   1032   /* ??? Note that the operand instance table could be computed at run-time
   1033      if we parse this and cache the results.  Something to eventually do.  */
   1034   const char *rtx;
   1035 #define CGEN_INSN_RTX(insn) ((insn)->base->rtx)
   1036 #endif
   1037 
   1038   /* Attributes.
   1039      This must appear last.  It is a variable sized array in that one
   1040      architecture may have 1 nonbool attribute and another may have more.
   1041      Having this last means the non-architecture specific code needn't
   1042      care.  The goal is to eventually record attributes in their raw form,
   1043      evaluate them at run-time, and cache the values, so this worry will go
   1044      away anyway.  */
   1045   CGEN_INSN_ATTR_TYPE attrs;
   1046 #define CGEN_INSN_ATTRS(insn) (&(insn)->base->attrs)
   1047 /* Return value of attribute ATTR in INSN.  */
   1048 #define CGEN_INSN_ATTR_VALUE(insn, attr) \
   1049 CGEN_ATTR_VALUE ((insn), CGEN_INSN_ATTRS (insn), (attr))
   1050 #define CGEN_INSN_BITSET_ATTR_VALUE(insn, attr) \
   1051   CGEN_BITSET_ATTR_VALUE ((insn), CGEN_INSN_ATTRS (insn), (attr))
   1052 } CGEN_IBASE;
   1053 
   1054 /* Return non-zero if INSN is the "invalid" insn marker.  */
   1055 
   1056 #define CGEN_INSN_INVALID_P(insn) (CGEN_INSN_MNEMONIC (insn) == 0)
   1057 
   1058 /* Main struct contain instruction information.
   1059    BASE is always present, the rest is present only if asked for.  */
   1060 
   1061 struct cgen_insn
   1062 {
   1063   /* ??? May be of use to put a type indicator here.
   1064      Then this struct could different info for different classes of insns.  */
   1065   /* ??? A speedup can be had by moving `base' into this struct.
   1066      Maybe later.  */
   1067   const CGEN_IBASE *base;
   1068   const CGEN_OPCODE *opcode;
   1069   const CGEN_OPINST *opinst;
   1070 
   1071   /* Regex to disambiguate overloaded opcodes */
   1072   void *rx;
   1073 #define CGEN_INSN_RX(insn) ((insn)->rx)
   1074 #define CGEN_MAX_RX_ELEMENTS (CGEN_MAX_SYNTAX_ELEMENTS * 5)
   1075 };
   1076 
   1077 /* Instruction lists.
   1078    This is used for adding new entries and for creating the hash lists.  */
   1079 
   1080 typedef struct cgen_insn_list
   1081 {
   1082   struct cgen_insn_list *next;
   1083   const CGEN_INSN *insn;
   1084 } CGEN_INSN_LIST;
   1085 
   1086 /* Table of instructions.  */
   1087 
   1088 typedef struct
   1089 {
   1090   const CGEN_INSN *init_entries;
   1091   unsigned int entry_size; /* since the attribute member is variable sized */
   1092   unsigned int num_init_entries;
   1093   CGEN_INSN_LIST *new_entries;
   1094 } CGEN_INSN_TABLE;
   1095 
   1096 /* Return number of instructions.  This includes any added at run-time.  */
   1097 
   1098 extern int cgen_insn_count (CGEN_CPU_DESC);
   1099 extern int cgen_macro_insn_count (CGEN_CPU_DESC);
   1100 
   1101 /* Macros to access the other insn elements not recorded in CGEN_IBASE.  */
   1102 
   1103 /* Fetch INSN's operand instance table.  */
   1104 /* ??? Doesn't handle insns added at runtime.  */
   1105 #define CGEN_INSN_OPERANDS(insn) ((insn)->opinst)
   1106 
   1107 /* Return INSN's opcode table entry.  */
   1108 #define CGEN_INSN_OPCODE(insn) ((insn)->opcode)
   1109 
   1110 /* Return INSN's handler data.  */
   1111 #define CGEN_INSN_HANDLERS(insn) CGEN_OPCODE_HANDLERS (CGEN_INSN_OPCODE (insn))
   1112 
   1113 /* Return INSN's syntax.  */
   1114 #define CGEN_INSN_SYNTAX(insn) CGEN_OPCODE_SYNTAX (CGEN_INSN_OPCODE (insn))
   1115 
   1116 /* Return size of base mask in bits.  */
   1117 #define CGEN_INSN_MASK_BITSIZE(insn) \
   1118   CGEN_OPCODE_MASK_BITSIZE (CGEN_INSN_OPCODE (insn))
   1119 
   1120 /* Return mask of base part of INSN.  */
   1121 #define CGEN_INSN_BASE_MASK(insn) \
   1122   CGEN_OPCODE_BASE_MASK (CGEN_INSN_OPCODE (insn))
   1123 
   1124 /* Return value of base part of INSN.  */
   1125 #define CGEN_INSN_BASE_VALUE(insn) \
   1126   CGEN_OPCODE_BASE_VALUE (CGEN_INSN_OPCODE (insn))
   1127 
   1128 /* Standard way to test whether INSN is supported by MACH.
   1129    MACH is one of enum mach_attr.
   1130    The "|1" is because the base mach is always selected.  */
   1131 #define CGEN_INSN_MACH_HAS_P(insn, mach) \
   1132 ((CGEN_INSN_ATTR_VALUE ((insn), CGEN_INSN_MACH) & ((1 << (mach)) | 1)) != 0)
   1133 
   1134 /* Macro instructions.
   1136    Macro insns aren't real insns, they map to one or more real insns.
   1137    E.g. An architecture's "nop" insn may actually be an "mv r0,r0" or
   1138    some such.
   1139 
   1140    Macro insns can expand to nothing (e.g. a nop that is optimized away).
   1141    This is useful in multi-insn macros that build a constant in a register.
   1142    Of course this isn't the default behaviour and must be explicitly enabled.
   1143 
   1144    Assembly of macro-insns is relatively straightforward.  Disassembly isn't.
   1145    However, disassembly of at least some kinds of macro insns is important
   1146    in order that the disassembled code preserve the readability of the original
   1147    insn.  What is attempted here is to disassemble all "simple" macro-insns,
   1148    where "simple" is currently defined to mean "expands to one real insn".
   1149 
   1150    Simple macro-insns are handled specially.  They are emitted as ALIAS's
   1151    of real insns.  This simplifies their handling since there's usually more
   1152    of them than any other kind of macro-insn, and proper disassembly of them
   1153    falls out for free.  */
   1154 
   1155 /* For each macro-insn there may be multiple expansion possibilities,
   1156    depending on the arguments.  This structure is accessed via the `data'
   1157    member of CGEN_INSN.  */
   1158 
   1159 typedef struct cgen_minsn_expansion {
   1160   /* Function to do the expansion.
   1161      If the expansion fails (e.g. "no match") NULL is returned.
   1162      Space for the expansion is obtained with malloc.
   1163      It is up to the caller to free it.  */
   1164   const char * (* fn)
   1165      (const struct cgen_minsn_expansion *,
   1166       const char *, const char **, int *,
   1167       CGEN_OPERAND **);
   1168 #define CGEN_MIEXPN_FN(ex) ((ex)->fn)
   1169 
   1170   /* Instruction(s) the macro expands to.
   1171      The format of STR is defined by FN.
   1172      It is typically the assembly code of the real insn, but it could also be
   1173      the original Scheme expression or a tokenized form of it (with FN being
   1174      an appropriate interpreter).  */
   1175   const char * str;
   1176 #define CGEN_MIEXPN_STR(ex) ((ex)->str)
   1177 } CGEN_MINSN_EXPANSION;
   1178 
   1179 /* Normal expander.
   1180    When supported, this function will convert the input string to another
   1181    string and the parser will be invoked recursively.  The output string
   1182    may contain further macro invocations.  */
   1183 
   1184 extern const char * cgen_expand_macro_insn
   1185   (CGEN_CPU_DESC, const struct cgen_minsn_expansion *,
   1186    const char *, const char **, int *, CGEN_OPERAND **);
   1187 
   1188 /* The assembler insn table is hashed based on some function of the mnemonic
   1190    (the actually hashing done is up to the target, but we provide a few
   1191    examples like the first letter or a function of the entire mnemonic).  */
   1192 
   1193 extern CGEN_INSN_LIST * cgen_asm_lookup_insn
   1194   (CGEN_CPU_DESC, const char *);
   1195 #define CGEN_ASM_LOOKUP_INSN(cd, string) cgen_asm_lookup_insn ((cd), (string))
   1196 #define CGEN_ASM_NEXT_INSN(insn) ((insn)->next)
   1197 
   1198 /* The disassembler insn table is hashed based on some function of machine
   1199    instruction (the actually hashing done is up to the target).  */
   1200 
   1201 extern CGEN_INSN_LIST * cgen_dis_lookup_insn
   1202   (CGEN_CPU_DESC, const char *, CGEN_INSN_INT);
   1203 /* FIXME: delete these two */
   1204 #define CGEN_DIS_LOOKUP_INSN(cd, buf, value) cgen_dis_lookup_insn ((cd), (buf), (value))
   1205 #define CGEN_DIS_NEXT_INSN(insn) ((insn)->next)
   1206 
   1207 /* The CPU description.
   1209    A copy of this is created when the cpu table is "opened".
   1210    All global state information is recorded here.
   1211    Access macros are provided for "public" members.  */
   1212 
   1213 typedef struct cgen_cpu_desc
   1214 {
   1215   /* Bitmap of selected machine(s) (a la BFD machine number).  */
   1216   int machs;
   1217 
   1218   /* Bitmap of selected isa(s).  */
   1219   CGEN_BITSET *isas;
   1220 #define CGEN_CPU_ISAS(cd) ((cd)->isas)
   1221 
   1222   /* Current endian.  */
   1223   enum cgen_endian endian;
   1224 #define CGEN_CPU_ENDIAN(cd) ((cd)->endian)
   1225 
   1226   /* Current insn endian.  */
   1227   enum cgen_endian insn_endian;
   1228 #define CGEN_CPU_INSN_ENDIAN(cd) ((cd)->insn_endian)
   1229 
   1230   /* Word size (in bits).  */
   1231   /* ??? Or maybe maximum word size - might we ever need to allow a cpu table
   1232      to be opened for both sparc32/sparc64?
   1233      ??? Another alternative is to create a table of selected machs and
   1234      lazily fetch the data from there.  */
   1235   unsigned int word_bitsize;
   1236 
   1237   /* Instruction chunk size (in bits), for purposes of endianness
   1238      conversion.  */
   1239   unsigned int insn_chunk_bitsize;
   1240 
   1241   /* Indicator if sizes are unknown.
   1242      This is used by default_insn_bitsize,base_insn_bitsize if there is a
   1243      difference between the selected isa's.  */
   1244 #define CGEN_SIZE_UNKNOWN 65535
   1245 
   1246   /* Default instruction size (in bits).
   1247      This is used by the assembler when it encounters an unknown insn.  */
   1248   unsigned int default_insn_bitsize;
   1249 
   1250   /* Base instruction size (in bits).
   1251      For non-LIW cpus this is generally the length of the smallest insn.
   1252      For LIW cpus its wip (work-in-progress).  For the m32r its 32.  */
   1253   unsigned int base_insn_bitsize;
   1254 
   1255   /* Minimum/maximum instruction size (in bits).  */
   1256   unsigned int min_insn_bitsize;
   1257   unsigned int max_insn_bitsize;
   1258 
   1259   /* Instruction set variants.  */
   1260   const CGEN_ISA *isa_table;
   1261 
   1262   /* Machine variants.  */
   1263   const CGEN_MACH *mach_table;
   1264 
   1265   /* Hardware elements.  */
   1266   CGEN_HW_TABLE hw_table;
   1267 
   1268   /* Instruction fields.  */
   1269   const CGEN_IFLD *ifld_table;
   1270 
   1271   /* Operands.  */
   1272   CGEN_OPERAND_TABLE operand_table;
   1273 
   1274   /* Main instruction table.  */
   1275   CGEN_INSN_TABLE insn_table;
   1276 #define CGEN_CPU_INSN_TABLE(cd) (& (cd)->insn_table)
   1277 
   1278   /* Macro instructions are defined separately and are combined with real
   1279      insns during hash table computation.  */
   1280   CGEN_INSN_TABLE macro_insn_table;
   1281 
   1282   /* Copy of CGEN_INT_INSN_P.  */
   1283   int int_insn_p;
   1284 
   1285   /* Called to rebuild the tables after something has changed.  */
   1286   void (*rebuild_tables) (CGEN_CPU_DESC);
   1287 
   1288   /* Operand parser callback.  */
   1289   cgen_parse_operand_fn * parse_operand_fn;
   1290 
   1291   /* Parse/insert/extract/print cover fns for operands.  */
   1292   const char * (*parse_operand)
   1293     (CGEN_CPU_DESC, int opindex_, const char **, CGEN_FIELDS *fields_);
   1294 #ifdef __BFD_H_SEEN__
   1295   const char * (*insert_operand)
   1296     (CGEN_CPU_DESC, int opindex_, CGEN_FIELDS *fields_,
   1297      CGEN_INSN_BYTES_PTR, bfd_vma pc_);
   1298   int (*extract_operand)
   1299     (CGEN_CPU_DESC, int opindex_, CGEN_EXTRACT_INFO *, CGEN_INSN_INT,
   1300      CGEN_FIELDS *fields_, bfd_vma pc_);
   1301   void (*print_operand)
   1302     (CGEN_CPU_DESC, int opindex_, void * info_, CGEN_FIELDS * fields_,
   1303      void const *attrs_, bfd_vma pc_, int length_);
   1304 #else
   1305   const char * (*insert_operand) ();
   1306   int (*extract_operand) ();
   1307   void (*print_operand) ();
   1308 #endif
   1309 #define CGEN_CPU_PARSE_OPERAND(cd) ((cd)->parse_operand)
   1310 #define CGEN_CPU_INSERT_OPERAND(cd) ((cd)->insert_operand)
   1311 #define CGEN_CPU_EXTRACT_OPERAND(cd) ((cd)->extract_operand)
   1312 #define CGEN_CPU_PRINT_OPERAND(cd) ((cd)->print_operand)
   1313 
   1314   /* Size of CGEN_FIELDS struct.  */
   1315   unsigned int sizeof_fields;
   1316 #define CGEN_CPU_SIZEOF_FIELDS(cd) ((cd)->sizeof_fields)
   1317 
   1318   /* Set the bitsize field.  */
   1319   void (*set_fields_bitsize) (CGEN_FIELDS *fields_, int size_);
   1320 #define CGEN_CPU_SET_FIELDS_BITSIZE(cd) ((cd)->set_fields_bitsize)
   1321 
   1322   /* CGEN_FIELDS accessors.  */
   1323   int (*get_int_operand)
   1324     (CGEN_CPU_DESC, int opindex_, const CGEN_FIELDS *fields_);
   1325   void (*set_int_operand)
   1326     (CGEN_CPU_DESC, int opindex_, CGEN_FIELDS *fields_, int value_);
   1327 #ifdef __BFD_H_SEEN__
   1328   bfd_vma (*get_vma_operand)
   1329     (CGEN_CPU_DESC, int opindex_, const CGEN_FIELDS *fields_);
   1330   void (*set_vma_operand)
   1331     (CGEN_CPU_DESC, int opindex_, CGEN_FIELDS *fields_, bfd_vma value_);
   1332 #else
   1333   long (*get_vma_operand) ();
   1334   void (*set_vma_operand) ();
   1335 #endif
   1336 #define CGEN_CPU_GET_INT_OPERAND(cd) ((cd)->get_int_operand)
   1337 #define CGEN_CPU_SET_INT_OPERAND(cd) ((cd)->set_int_operand)
   1338 #define CGEN_CPU_GET_VMA_OPERAND(cd) ((cd)->get_vma_operand)
   1339 #define CGEN_CPU_SET_VMA_OPERAND(cd) ((cd)->set_vma_operand)
   1340 
   1341   /* Instruction parse/insert/extract/print handlers.  */
   1342   /* FIXME: make these types uppercase.  */
   1343   cgen_parse_fn * const *parse_handlers;
   1344   cgen_insert_fn * const *insert_handlers;
   1345   cgen_extract_fn * const *extract_handlers;
   1346   cgen_print_fn * const *print_handlers;
   1347 #define CGEN_PARSE_FN(cd, insn)   (cd->parse_handlers[(insn)->opcode->handlers.parse])
   1348 #define CGEN_INSERT_FN(cd, insn)  (cd->insert_handlers[(insn)->opcode->handlers.insert])
   1349 #define CGEN_EXTRACT_FN(cd, insn) (cd->extract_handlers[(insn)->opcode->handlers.extract])
   1350 #define CGEN_PRINT_FN(cd, insn)   (cd->print_handlers[(insn)->opcode->handlers.print])
   1351 
   1352   /* Return non-zero if insn should be added to hash table.  */
   1353   int (* asm_hash_p) (const CGEN_INSN *);
   1354 
   1355   /* Assembler hash function.  */
   1356   unsigned int (* asm_hash) (const char *);
   1357 
   1358   /* Number of entries in assembler hash table.  */
   1359   unsigned int asm_hash_size;
   1360 
   1361   /* Return non-zero if insn should be added to hash table.  */
   1362   int (* dis_hash_p) (const CGEN_INSN *);
   1363 
   1364   /* Disassembler hash function.  */
   1365   unsigned int (* dis_hash) (const char *, CGEN_INSN_INT);
   1366 
   1367   /* Number of entries in disassembler hash table.  */
   1368   unsigned int dis_hash_size;
   1369 
   1370   /* Assembler instruction hash table.  */
   1371   CGEN_INSN_LIST **asm_hash_table;
   1372   CGEN_INSN_LIST *asm_hash_table_entries;
   1373 
   1374   /* Disassembler instruction hash table.  */
   1375   CGEN_INSN_LIST **dis_hash_table;
   1376   CGEN_INSN_LIST *dis_hash_table_entries;
   1377 
   1378   /* This field could be turned into a bitfield if room for other flags is needed.  */
   1379   unsigned int signed_overflow_ok_p;
   1380 
   1381 } CGEN_CPU_TABLE;
   1382 
   1383 /* wip */
   1384 #ifndef CGEN_WORD_ENDIAN
   1385 #define CGEN_WORD_ENDIAN(cd) CGEN_CPU_ENDIAN (cd)
   1386 #endif
   1387 #ifndef CGEN_INSN_WORD_ENDIAN
   1388 #define CGEN_INSN_WORD_ENDIAN(cd) CGEN_CPU_INSN_ENDIAN (cd)
   1389 #endif
   1390 
   1391 /* Prototypes of major functions.  */
   1393 /* FIXME: Move more CGEN_SYM-defined functions into CGEN_CPU_DESC.
   1394    Not the init fns though, as that would drag in things that mightn't be
   1395    used and might not even exist.  */
   1396 
   1397 /* Argument types to cpu_open.  */
   1398 
   1399 enum cgen_cpu_open_arg {
   1400   CGEN_CPU_OPEN_END,
   1401   /* Select instruction set(s), arg is bitmap or 0 meaning "unspecified".  */
   1402   CGEN_CPU_OPEN_ISAS,
   1403   /* Select machine(s), arg is bitmap or 0 meaning "unspecified".  */
   1404   CGEN_CPU_OPEN_MACHS,
   1405   /* Select machine, arg is mach's bfd name.
   1406      Multiple machines can be specified by repeated use.  */
   1407   CGEN_CPU_OPEN_BFDMACH,
   1408   /* Select endian, arg is CGEN_ENDIAN_*.  */
   1409   CGEN_CPU_OPEN_ENDIAN
   1410 };
   1411 
   1412 /* Open a cpu descriptor table for use.
   1413    ??? We only support ISO C stdargs here, not K&R.
   1414    Laziness, plus experiment to see if anything requires K&R - eventually
   1415    K&R will no longer be supported - e.g. GDB is currently trying this.  */
   1416 
   1417 extern CGEN_CPU_DESC CGEN_SYM (cpu_open) (enum cgen_cpu_open_arg, ...);
   1418 
   1419 /* Cover fn to handle simple case.  */
   1420 
   1421 extern CGEN_CPU_DESC CGEN_SYM (cpu_open_1)
   1422    (const char *mach_name_, enum cgen_endian endian_);
   1423 
   1424 /* Close it.  */
   1425 
   1426 extern void CGEN_SYM (cpu_close) (CGEN_CPU_DESC);
   1427 
   1428 /* Initialize the opcode table for use.
   1429    Called by init_asm/init_dis.  */
   1430 
   1431 extern void CGEN_SYM (init_opcode_table) (CGEN_CPU_DESC cd_);
   1432 
   1433 /* build the insn selection regex.
   1434    called by init_opcode_table */
   1435 
   1436 extern char * CGEN_SYM(build_insn_regex) (CGEN_INSN *insn_);
   1437 
   1438 /* Initialize the ibld table for use.
   1439    Called by init_asm/init_dis.  */
   1440 
   1441 extern void CGEN_SYM (init_ibld_table) (CGEN_CPU_DESC cd_);
   1442 
   1443 /* Initialize an cpu table for assembler or disassembler use.
   1444    These must be called immediately after cpu_open.  */
   1445 
   1446 extern void CGEN_SYM (init_asm) (CGEN_CPU_DESC);
   1447 extern void CGEN_SYM (init_dis) (CGEN_CPU_DESC);
   1448 
   1449 /* Initialize the operand instance table for use.  */
   1450 
   1451 extern void CGEN_SYM (init_opinst_table) (CGEN_CPU_DESC cd_);
   1452 
   1453 /* Assemble an instruction.  */
   1454 
   1455 extern const CGEN_INSN * CGEN_SYM (assemble_insn)
   1456   (CGEN_CPU_DESC, const char *, CGEN_FIELDS *,
   1457    CGEN_INSN_BYTES_PTR, char **);
   1458 
   1459 extern const CGEN_KEYWORD CGEN_SYM (operand_mach);
   1460 extern int CGEN_SYM (get_mach) (const char *);
   1461 
   1462 /* Operand index computation.  */
   1463 extern const CGEN_INSN * cgen_lookup_insn
   1464   (CGEN_CPU_DESC, const CGEN_INSN * insn_,
   1465    CGEN_INSN_INT int_value_, unsigned char *bytes_value_,
   1466    int length_, CGEN_FIELDS *fields_, int alias_p_);
   1467 extern void cgen_get_insn_operands
   1468   (CGEN_CPU_DESC, const CGEN_INSN * insn_,
   1469    const CGEN_FIELDS *fields_, int *indices_);
   1470 extern const CGEN_INSN * cgen_lookup_get_insn_operands
   1471   (CGEN_CPU_DESC, const CGEN_INSN *insn_,
   1472    CGEN_INSN_INT int_value_, unsigned char *bytes_value_,
   1473    int length_, int *indices_, CGEN_FIELDS *fields_);
   1474 
   1475 /* Cover fns to bfd_get/set.  */
   1476 
   1477 extern CGEN_INSN_INT cgen_get_insn_value
   1478   (CGEN_CPU_DESC, unsigned char *, int);
   1479 extern void cgen_put_insn_value
   1480   (CGEN_CPU_DESC, unsigned char *, int, CGEN_INSN_INT);
   1481 
   1482 /* Read in a cpu description file.
   1483    ??? For future concerns, including adding instructions to the assembler/
   1484    disassembler at run-time.  */
   1485 
   1486 extern const char * cgen_read_cpu_file (CGEN_CPU_DESC, const char * filename_);
   1487 
   1488 /* Allow signed overflow of instruction fields.  */
   1489 extern void cgen_set_signed_overflow_ok (CGEN_CPU_DESC);
   1490 
   1491 /* Generate an error message if a signed field in an instruction overflows.  */
   1492 extern void cgen_clear_signed_overflow_ok (CGEN_CPU_DESC);
   1493 
   1494 /* Will an error message be generated if a signed field in an instruction overflows ? */
   1495 extern unsigned int cgen_signed_overflow_ok_p (CGEN_CPU_DESC);
   1496 
   1497 #endif /* OPCODE_CGEN_H */
   1498