/device/linaro/bootloader/arm-trusted-firmware/include/drivers/synopsys/ |
dw_mmc.h | 11 uintptr_t reg_base; member in struct:dw_mmc_params
|
/external/libffi/src/avr32/ |
ffi.c | 72 char *reg_base = stack; local 82 *(void**)reg_base = ecif->rvalue; 111 addr = reg_base + (index * 4); 118 addr = reg_base + 4; 123 addr = reg_base + 12; 166 printf("r%d: 0x%08x\n", 12 - i, ((unsigned int*)reg_base)[i]); 275 register char *reg_base = stack; local 290 *rvalue = *(void **)reg_base; 320 *p_argv = (void*)reg_base + (index * 4); 327 *p_argv = (void*)reg_base + 4 [all...] |
/external/python/cpython2/Modules/_ctypes/libffi/src/avr32/ |
ffi.c | 72 char *reg_base = stack; local 82 *(void**)reg_base = ecif->rvalue; 111 addr = reg_base + (index * 4); 118 addr = reg_base + 4; 123 addr = reg_base + 12; 166 printf("r%d: 0x%08x\n", 12 - i, ((unsigned int*)reg_base)[i]); 275 register char *reg_base = stack; local 290 *rvalue = *(void **)reg_base; 320 *p_argv = (void*)reg_base + (index * 4); 327 *p_argv = (void*)reg_base + 4 [all...] |
/external/python/cpython3/Modules/_ctypes/libffi/src/avr32/ |
ffi.c | 72 char *reg_base = stack; local 82 *(void**)reg_base = ecif->rvalue; 111 addr = reg_base + (index * 4); 118 addr = reg_base + 4; 123 addr = reg_base + 12; 166 printf("r%d: 0x%08x\n", 12 - i, ((unsigned int*)reg_base)[i]); 275 register char *reg_base = stack; local 290 *rvalue = *(void **)reg_base; 320 *p_argv = (void*)reg_base + (index * 4); 327 *p_argv = (void*)reg_base + 4 [all...] |
/device/linaro/bootloader/arm-trusted-firmware/plat/socionext/uniphier/ |
uniphier_nand.c | 51 uintptr_t reg_base; member in struct:uniphier_nand 87 mmio_write_32(nand->reg_base + DENALI_ECC_ENABLE, 0); 89 mmio_write_32(nand->reg_base + DENALI_INTR_STATUS0, -1); 102 status = mmio_read_32(nand->reg_base + DENALI_INTR_STATUS0); 124 mmio_write_32(nand->reg_base + DENALI_ECC_ENABLE, 1); 125 mmio_write_32(nand->reg_base + DENALI_DMA_ENABLE, 1); 127 mmio_write_32(nand->reg_base + DENALI_INTR_STATUS0, -1); 147 status = mmio_read_32(nand->reg_base + DENALI_INTR_STATUS0); 150 mmio_write_32(nand->reg_base + DENALI_DMA_ENABLE, 0); 245 nand->reg_base = 0x68100000 [all...] |
/toolchain/binutils/binutils-2.27/opcodes/ |
nios2-dis.c | 275 struct nios2_reg *reg_base; local 298 reg_base = nios2_control_regs (); 299 (*info->fprintf_func) (info->stream, "%s", reg_base[i].name); 303 reg_base = nios2_regs; 312 reg_base = nios2_coprocessor_regs (); 321 reg_base = nios2_coprocessor_regs (); 330 (*info->fprintf_func) (info->stream, "%s", reg_base[i].name); 336 reg_base = nios2_regs; 348 reg_base = nios2_coprocessor_regs (); 372 reg_base = nios2_coprocessor_regs () [all...] |
tic6x-dis.c | 810 unsigned int reg_base = 0; local 920 reg_base = 16; 932 snprintf (operands[op_num], 24, "%c%u", reg_side, reg_base + fld_val); 938 snprintf (operands[op_num], 24, "%c%u", reg_side, reg_base + fld_val); 949 snprintf (operands[op_num], 24, "b%u", reg_base + fld_val); 960 snprintf (operands[op_num], 24, "%c%u", reg_side, reg_base + fld_val); 966 snprintf (operands[op_num], 24, "%c%u", reg_side, reg_base + fld_val); 975 reg_side, reg_base + fld_val + 1, 976 reg_side, reg_base + fld_val); 985 reg_side, reg_base + fld_val + 1 [all...] |
/device/linaro/bootloader/arm-trusted-firmware/include/drivers/ |
dw_ufs.h | 102 uintptr_t reg_base; member in struct:dw_ufs_params
|
ufs.h | 503 uintptr_t reg_base; member in struct:ufs_params
|
/external/mesa3d/src/gallium/drivers/radeonsi/ |
si_perfcounter.c | 533 unsigned reg_base = regs->select0; local 538 radeon_set_uconfig_reg_seq(cs, reg_base, reg_count); 548 reg_base -= (reg_count - 1) * 4; 549 radeon_set_uconfig_reg_seq(cs, reg_base, reg_count);
|
/external/vixl/src/aarch64/ |
macro-assembler-aarch64.cc | 2367 Register reg_base = scratch_scope->AcquireX(); local 2380 Register reg_base = scratch_scope->AcquireX(); local [all...] |
/external/vixl/test/aarch64/ |
test-assembler-aarch64.cc | 13940 Register reg_base = x20; local [all...] |