HomeSort by relevance Sort by last modified time
    Searched full:fcmpd (Results 1 - 25 of 55) sorted by null

1 2 3

  /external/llvm/test/MC/Sparc/
sparcv8-instructions.s 4 ! CHECK: fcmpd %f0, %f4 ! encoding: [0x81,0xa8,0x0a,0x44]
7 fcmpd %f0, %f4
sparc-fp-instructions.s 100 ! CHECK: fcmpd %f0, %f4 ! encoding: [0x81,0xa8,0x0a,0x44]
103 fcmpd %f0, %f4
114 ! CHECK: fcmpd %fcc2, %f0, %f4 ! encoding: [0x85,0xa8,0x0a,0x44]
117 fcmpd %fcc2, %f0, %f4
  /external/capstone/suite/MC/Sparc/
sparcv8-instructions.s.cs 3 0x81,0xa8,0x0a,0x44 = fcmpd %f0, %f4
sparc-fp-instructions.s.cs 43 0x81,0xa8,0x0a,0x44 = fcmpd %fcc0, %f0, %f4
49 0x85,0xa8,0x0a,0x44 = fcmpd %fcc2, %f0, %f4
  /toolchain/binutils/binutils-2.27/gas/testsuite/gas/arm/
vfp1.s 13 fcmpd d0, d0
90 fcmpd d0, d1
91 fcmpd d0, d2
92 fcmpd d0, d15
93 fcmpd d1, d0
94 fcmpd d2, d0
95 fcmpd d15, d0
96 fcmpd d5, d12
vfp1_t2.s 16 fcmpd d0, d0
93 fcmpd d0, d1
94 fcmpd d0, d2
95 fcmpd d0, d15
96 fcmpd d1, d0
97 fcmpd d2, d0
98 fcmpd d15, d0
99 fcmpd d5, d12
vfpv3-32drs.s 61 fcmpd d3,d18
62 fcmpd d18,d3
vfp1.d 12 0+008 <[^>]*> eeb40b40 (vcmp\.f64|fcmpd) d0, d0
56 0+0b8 <[^>]*> eeb40b41 (vcmp\.f64|fcmpd) d0, d1
57 0+0bc <[^>]*> eeb40b42 (vcmp\.f64|fcmpd) d0, d2
58 0+0c0 <[^>]*> eeb40b4f (vcmp\.f64|fcmpd) d0, d15
59 0+0c4 <[^>]*> eeb41b40 (vcmp\.f64|fcmpd) d1, d0
60 0+0c8 <[^>]*> eeb42b40 (vcmp\.f64|fcmpd) d2, d0
61 0+0cc <[^>]*> eeb4fb40 (vcmp\.f64|fcmpd) d15, d0
62 0+0d0 <[^>]*> eeb45b4c (vcmp\.f64|fcmpd) d5, d12
vfp1_t2.d 12 0+008 <[^>]*> eeb4 0b40 (vcmp\.f64|fcmpd) d0, d0
56 0+0b8 <[^>]*> eeb4 0b41 (vcmp\.f64|fcmpd) d0, d1
57 0+0bc <[^>]*> eeb4 0b42 (vcmp\.f64|fcmpd) d0, d2
58 0+0c0 <[^>]*> eeb4 0b4f (vcmp\.f64|fcmpd) d0, d15
59 0+0c4 <[^>]*> eeb4 1b40 (vcmp\.f64|fcmpd) d1, d0
60 0+0c8 <[^>]*> eeb4 2b40 (vcmp\.f64|fcmpd) d2, d0
61 0+0cc <[^>]*> eeb4 fb40 (vcmp\.f64|fcmpd) d15, d0
62 0+0d0 <[^>]*> eeb4 5b4c (vcmp\.f64|fcmpd) d5, d12
vfpv3-32drs.d 66 0[0-9a-f]+ <[^>]+> eeb43b62 (vcmp\.f64|fcmpd) d3, d18
67 0[0-9a-f]+ <[^>]+> eef42b43 (vcmp\.f64|fcmpd) d18, d3
vfpv3-d16-bad.l 46 [^:]*:[0-9]+: Error: D register out of range for selected VFP version -- `fcmpd d3,d18'
47 [^:]*:[0-9]+: Error: D register out of range for selected VFP version -- `fcmpd d18,d3'
  /external/llvm/test/CodeGen/SPARC/
2011-01-11-CC.ll 99 ;V8: fcmpd
103 ;V9: fcmpd
115 ; V8: fcmpd
117 ; V8: fcmpd
121 ; V9: fcmpd
123 ; V9: fcmpd
  /external/swiftshader/third_party/LLVM/test/CodeGen/SPARC/
2011-01-11-CC.ll 96 ;V8: fcmpd
99 ;V9: fcmpd
  /prebuilts/go/darwin-x86/src/cmd/internal/obj/arm64/
anames.go 281 "FCMPD",
  /prebuilts/go/linux-x86/src/cmd/internal/obj/arm64/
anames.go 281 "FCMPD",
  /external/llvm/test/MC/Disassembler/Sparc/
sparc-fp.txt 126 # CHECK: fcmpd %f0, %f4
  /toolchain/binutils/binutils-2.27/gas/testsuite/gas/m68k/
mcf-fpu.s 784 fcmpd %fp0,%fp0
803 fcmpd %a4@,%fp0
804 fcmpd %a3@+,%fp0
805 fcmpd %a2@-,%fp0
806 fcmpd %fp@(8),%fp0
807 fcmpd %pc@(.+0x1238),%fp0
mcf-fpu.d     [all...]
  /prebuilts/go/darwin-x86/src/cmd/asm/internal/asm/testdata/
arm64enc.s 403 FCMPD F11, F27 // 60236b1e
404 FCMPD $(0.0), F25 // 2823601e
  /prebuilts/go/linux-x86/src/cmd/asm/internal/asm/testdata/
arm64enc.s 403 FCMPD F11, F27 // 60236b1e
404 FCMPD $(0.0), F25 // 2823601e
  /toolchain/binutils/binutils-2.27/gas/testsuite/gas/frv/
allinsn.s 2185 .global fcmpd
2186 fcmpd: label
2187 fcmpd fr0,fr0,fcc0
  /external/capstone/arch/Sparc/
SparcInstPrinter.c 152 case SP_V9FCMPD: SStream_concat0(O, "fcmpd\t"); MCInst_setOpcodePub(MI, SPARC_INS_FCMPD); break;
  /external/llvm/lib/Target/Sparc/
DelaySlotFiller.cpp 129 (MI->getOpcode() == SP::FCMPS || MI->getOpcode() == SP::FCMPD
  /prebuilts/go/darwin-x86/src/cmd/compile/internal/ssa/gen/
ARM64.rules 235 (Eq64F x y) -> (Equal (FCMPD x y))
243 (Neq64F x y) -> (NotEqual (FCMPD x y))
250 (Less64F x y) -> (GreaterThan (FCMPD y x)) // reverse operands to work around NaN
262 (Leq64F x y) -> (GreaterEqual (FCMPD y x)) // reverse operands to work around NaN
274 (Greater64F x y) -> (GreaterThan (FCMPD x y))
286 (Geq64F x y) -> (GreaterEqual (FCMPD x y))
    [all...]
  /prebuilts/go/linux-x86/src/cmd/compile/internal/ssa/gen/
ARM64.rules 235 (Eq64F x y) -> (Equal (FCMPD x y))
243 (Neq64F x y) -> (NotEqual (FCMPD x y))
250 (Less64F x y) -> (GreaterThan (FCMPD y x)) // reverse operands to work around NaN
262 (Leq64F x y) -> (GreaterEqual (FCMPD y x)) // reverse operands to work around NaN
274 (Greater64F x y) -> (GreaterThan (FCMPD x y))
286 (Geq64F x y) -> (GreaterEqual (FCMPD x y))
    [all...]

Completed in 1149 milliseconds

1 2 3