Home | History | Annotate | Download | only in arch
      1 /****************************************************************************
      2  ****************************************************************************
      3  ***
      4  ***   This header was automatically generated from a Linux kernel header
      5  ***   of the same name, to make information necessary for userspace to
      6  ***   call into the kernel available to libc.  It contains only constants,
      7  ***   structures, and macros generated from the original header, and thus,
      8  ***   contains no copyrightable information.
      9  ***
     10  ****************************************************************************
     11  ****************************************************************************/
     12 #ifndef __ASM_ARCH_OMAP15XX_IRQS_H
     13 #define __ASM_ARCH_OMAP15XX_IRQS_H
     14 
     15 #define INT_CAMERA 1
     16 #define INT_FIQ 3
     17 #define INT_RTDX 6
     18 #define INT_DSP_MMU_ABORT 7
     19 #define INT_HOST 8
     20 #define INT_ABORT 9
     21 #define INT_DSP_MAILBOX1 10
     22 #define INT_DSP_MAILBOX2 11
     23 #define INT_BRIDGE_PRIV 13
     24 #define INT_GPIO_BANK1 14
     25 #define INT_UART3 15
     26 #define INT_TIMER3 16
     27 #define INT_DMA_CH0_6 19
     28 #define INT_DMA_CH1_7 20
     29 #define INT_DMA_CH2_8 21
     30 #define INT_DMA_CH3 22
     31 #define INT_DMA_CH4 23
     32 #define INT_DMA_CH5 24
     33 #define INT_DMA_LCD 25
     34 #define INT_TIMER1 26
     35 #define INT_WD_TIMER 27
     36 #define INT_BRIDGE_PUB 28
     37 #define INT_TIMER2 30
     38 #define INT_LCD_CTRL 31
     39 
     40 #define INT_1510_IH2_IRQ 0
     41 #define INT_1510_RES2 2
     42 #define INT_1510_SPI_TX 4
     43 #define INT_1510_SPI_RX 5
     44 #define INT_1510_RES12 12
     45 #define INT_1510_LB_MMU 17
     46 #define INT_1510_RES18 18
     47 #define INT_1510_LOCAL_BUS 29
     48 
     49 #define INT_1610_IH2_IRQ 0
     50 #define INT_1610_IH2_FIQ 2
     51 #define INT_1610_McBSP2_TX 4
     52 #define INT_1610_McBSP2_RX 5
     53 #define INT_1610_LCD_LINE 12
     54 #define INT_1610_GPTIMER1 17
     55 #define INT_1610_GPTIMER2 18
     56 #define INT_1610_SSR_FIFO_0 29
     57 
     58 #define INT_730_IH2_FIQ 0
     59 #define INT_730_IH2_IRQ 1
     60 #define INT_730_USB_NON_ISO 2
     61 #define INT_730_USB_ISO 3
     62 #define INT_730_ICR 4
     63 #define INT_730_EAC 5
     64 #define INT_730_GPIO_BANK1 6
     65 #define INT_730_GPIO_BANK2 7
     66 #define INT_730_GPIO_BANK3 8
     67 #define INT_730_McBSP2TX 10
     68 #define INT_730_McBSP2RX 11
     69 #define INT_730_McBSP2RX_OVF 12
     70 #define INT_730_LCD_LINE 14
     71 #define INT_730_GSM_PROTECT 15
     72 #define INT_730_TIMER3 16
     73 #define INT_730_GPIO_BANK5 17
     74 #define INT_730_GPIO_BANK6 18
     75 #define INT_730_SPGIO_WR 29
     76 
     77 #define IH2_BASE 32
     78 
     79 #define INT_KEYBOARD (1 + IH2_BASE)
     80 #define INT_uWireTX (2 + IH2_BASE)
     81 #define INT_uWireRX (3 + IH2_BASE)
     82 #define INT_I2C (4 + IH2_BASE)
     83 #define INT_MPUIO (5 + IH2_BASE)
     84 #define INT_USB_HHC_1 (6 + IH2_BASE)
     85 #define INT_McBSP3TX (10 + IH2_BASE)
     86 #define INT_McBSP3RX (11 + IH2_BASE)
     87 #define INT_McBSP1TX (12 + IH2_BASE)
     88 #define INT_McBSP1RX (13 + IH2_BASE)
     89 #define INT_UART2 (14 + IH2_BASE)
     90 #define INT_UART1 (15 + IH2_BASE)
     91 #define INT_BT_MCSI1TX (16 + IH2_BASE)
     92 #define INT_BT_MCSI1RX (17 + IH2_BASE)
     93 #define INT_USB_W2FC (20 + IH2_BASE)
     94 #define INT_1WIRE (21 + IH2_BASE)
     95 #define INT_OS_TIMER (22 + IH2_BASE)
     96 #define INT_MMC (23 + IH2_BASE)
     97 #define INT_GAUGE_32K (24 + IH2_BASE)
     98 #define INT_RTC_TIMER (25 + IH2_BASE)
     99 #define INT_RTC_ALARM (26 + IH2_BASE)
    100 #define INT_MEM_STICK (27 + IH2_BASE)
    101 #define INT_DSP_MMU (28 + IH2_BASE)
    102 
    103 #define INT_1510_COM_SPI_RO (31 + IH2_BASE)
    104 
    105 #define INT_1610_FAC (0 + IH2_BASE)
    106 #define INT_1610_USB_HHC_2 (7 + IH2_BASE)
    107 #define INT_1610_USB_OTG (8 + IH2_BASE)
    108 #define INT_1610_SoSSI (9 + IH2_BASE)
    109 #define INT_1610_SoSSI_MATCH (19 + IH2_BASE)
    110 #define INT_1610_McBSP2RX_OF (31 + IH2_BASE)
    111 #define INT_1610_STI (32 + IH2_BASE)
    112 #define INT_1610_STI_WAKEUP (33 + IH2_BASE)
    113 #define INT_1610_GPTIMER3 (34 + IH2_BASE)
    114 #define INT_1610_GPTIMER4 (35 + IH2_BASE)
    115 #define INT_1610_GPTIMER5 (36 + IH2_BASE)
    116 #define INT_1610_GPTIMER6 (37 + IH2_BASE)
    117 #define INT_1610_GPTIMER7 (38 + IH2_BASE)
    118 #define INT_1610_GPTIMER8 (39 + IH2_BASE)
    119 #define INT_1610_GPIO_BANK2 (40 + IH2_BASE)
    120 #define INT_1610_GPIO_BANK3 (41 + IH2_BASE)
    121 #define INT_1610_MMC2 (42 + IH2_BASE)
    122 #define INT_1610_CF (43 + IH2_BASE)
    123 #define INT_1610_WAKE_UP_REQ (46 + IH2_BASE)
    124 #define INT_1610_GPIO_BANK4 (48 + IH2_BASE)
    125 #define INT_1610_SPI (49 + IH2_BASE)
    126 #define INT_1610_DMA_CH6 (53 + IH2_BASE)
    127 #define INT_1610_DMA_CH7 (54 + IH2_BASE)
    128 #define INT_1610_DMA_CH8 (55 + IH2_BASE)
    129 #define INT_1610_DMA_CH9 (56 + IH2_BASE)
    130 #define INT_1610_DMA_CH10 (57 + IH2_BASE)
    131 #define INT_1610_DMA_CH11 (58 + IH2_BASE)
    132 #define INT_1610_DMA_CH12 (59 + IH2_BASE)
    133 #define INT_1610_DMA_CH13 (60 + IH2_BASE)
    134 #define INT_1610_DMA_CH14 (61 + IH2_BASE)
    135 #define INT_1610_DMA_CH15 (62 + IH2_BASE)
    136 #define INT_1610_NAND (63 + IH2_BASE)
    137 
    138 #define INT_730_HW_ERRORS (0 + IH2_BASE)
    139 #define INT_730_NFIQ_PWR_FAIL (1 + IH2_BASE)
    140 #define INT_730_CFCD (2 + IH2_BASE)
    141 #define INT_730_CFIREQ (3 + IH2_BASE)
    142 #define INT_730_I2C (4 + IH2_BASE)
    143 #define INT_730_PCC (5 + IH2_BASE)
    144 #define INT_730_MPU_EXT_NIRQ (6 + IH2_BASE)
    145 #define INT_730_SPI_100K_1 (7 + IH2_BASE)
    146 #define INT_730_SYREN_SPI (8 + IH2_BASE)
    147 #define INT_730_VLYNQ (9 + IH2_BASE)
    148 #define INT_730_GPIO_BANK4 (10 + IH2_BASE)
    149 #define INT_730_McBSP1TX (11 + IH2_BASE)
    150 #define INT_730_McBSP1RX (12 + IH2_BASE)
    151 #define INT_730_McBSP1RX_OF (13 + IH2_BASE)
    152 #define INT_730_UART_MODEM_IRDA_2 (14 + IH2_BASE)
    153 #define INT_730_UART_MODEM_1 (15 + IH2_BASE)
    154 #define INT_730_MCSI (16 + IH2_BASE)
    155 #define INT_730_uWireTX (17 + IH2_BASE)
    156 #define INT_730_uWireRX (18 + IH2_BASE)
    157 #define INT_730_SMC_CD (19 + IH2_BASE)
    158 #define INT_730_SMC_IREQ (20 + IH2_BASE)
    159 #define INT_730_HDQ_1WIRE (21 + IH2_BASE)
    160 #define INT_730_TIMER32K (22 + IH2_BASE)
    161 #define INT_730_MMC_SDIO (23 + IH2_BASE)
    162 #define INT_730_UPLD (24 + IH2_BASE)
    163 #define INT_730_USB_HHC_1 (27 + IH2_BASE)
    164 #define INT_730_USB_HHC_2 (28 + IH2_BASE)
    165 #define INT_730_USB_GENI (29 + IH2_BASE)
    166 #define INT_730_USB_OTG (30 + IH2_BASE)
    167 #define INT_730_CAMERA_IF (31 + IH2_BASE)
    168 #define INT_730_RNG (32 + IH2_BASE)
    169 #define INT_730_DUAL_MODE_TIMER (33 + IH2_BASE)
    170 #define INT_730_DBB_RF_EN (34 + IH2_BASE)
    171 #define INT_730_MPUIO_KEYPAD (35 + IH2_BASE)
    172 #define INT_730_SHA1_MD5 (36 + IH2_BASE)
    173 #define INT_730_SPI_100K_2 (37 + IH2_BASE)
    174 #define INT_730_RNG_IDLE (38 + IH2_BASE)
    175 #define INT_730_MPUIO (39 + IH2_BASE)
    176 #define INT_730_LLPC_LCD_CTRL_CAN_BE_OFF (40 + IH2_BASE)
    177 #define INT_730_LLPC_OE_FALLING (41 + IH2_BASE)
    178 #define INT_730_LLPC_OE_RISING (42 + IH2_BASE)
    179 #define INT_730_LLPC_VSYNC (43 + IH2_BASE)
    180 #define INT_730_WAKE_UP_REQ (46 + IH2_BASE)
    181 #define INT_730_DMA_CH6 (53 + IH2_BASE)
    182 #define INT_730_DMA_CH7 (54 + IH2_BASE)
    183 #define INT_730_DMA_CH8 (55 + IH2_BASE)
    184 #define INT_730_DMA_CH9 (56 + IH2_BASE)
    185 #define INT_730_DMA_CH10 (57 + IH2_BASE)
    186 #define INT_730_DMA_CH11 (58 + IH2_BASE)
    187 #define INT_730_DMA_CH12 (59 + IH2_BASE)
    188 #define INT_730_DMA_CH13 (60 + IH2_BASE)
    189 #define INT_730_DMA_CH14 (61 + IH2_BASE)
    190 #define INT_730_DMA_CH15 (62 + IH2_BASE)
    191 #define INT_730_NAND (63 + IH2_BASE)
    192 
    193 #define INT_24XX_SYS_NIRQ 7
    194 #define INT_24XX_SDMA_IRQ0 12
    195 #define INT_24XX_SDMA_IRQ1 13
    196 #define INT_24XX_SDMA_IRQ2 14
    197 #define INT_24XX_SDMA_IRQ3 15
    198 #define INT_24XX_CAM_IRQ 24
    199 #define INT_24XX_DSS_IRQ 25
    200 #define INT_24XX_GPIO_BANK1 29
    201 #define INT_24XX_GPIO_BANK2 30
    202 #define INT_24XX_GPIO_BANK3 31
    203 #define INT_24XX_GPIO_BANK4 32
    204 #define INT_24XX_GPTIMER1 37
    205 #define INT_24XX_GPTIMER2 38
    206 #define INT_24XX_GPTIMER3 39
    207 #define INT_24XX_GPTIMER4 40
    208 #define INT_24XX_GPTIMER5 41
    209 #define INT_24XX_GPTIMER6 42
    210 #define INT_24XX_GPTIMER7 43
    211 #define INT_24XX_GPTIMER8 44
    212 #define INT_24XX_GPTIMER9 45
    213 #define INT_24XX_GPTIMER10 46
    214 #define INT_24XX_GPTIMER11 47
    215 #define INT_24XX_GPTIMER12 48
    216 #define INT_24XX_MCBSP1_IRQ_TX 59
    217 #define INT_24XX_MCBSP1_IRQ_RX 60
    218 #define INT_24XX_MCBSP2_IRQ_TX 62
    219 #define INT_24XX_MCBSP2_IRQ_RX 63
    220 #define INT_24XX_UART1_IRQ 72
    221 #define INT_24XX_UART2_IRQ 73
    222 #define INT_24XX_UART3_IRQ 74
    223 #define INT_24XX_MMC_IRQ 83
    224 
    225 #define OMAP_MAX_GPIO_LINES 192
    226 #define IH_GPIO_BASE (128 + IH2_BASE)
    227 #define IH_MPUIO_BASE (OMAP_MAX_GPIO_LINES + IH_GPIO_BASE)
    228 #define IH_BOARD_BASE (16 + IH_MPUIO_BASE)
    229 
    230 #define OMAP_IRQ_BIT(irq) (1 << ((irq) % 32))
    231 
    232 #ifndef __ASSEMBLY__
    233 
    234 #endif
    235 
    236 #include <asm/hardware.h>
    237 
    238 #ifndef NR_IRQS
    239 #define NR_IRQS IH_BOARD_BASE
    240 #endif
    241 
    242 #endif
    243