libz.so.1 inflate _init inflateInit_ inflateReset _fini inflateEnd _Jv_RegisterClasses __gmon_start__ libc.so.6 strcpy getgid stdout ungetc strerror fdopen memmove ftello64 getenv __rawmemchr __strtol_internal qsort fgets memcpy getuid malloc optarg vsnprintf _obstack_newchunk __strtoul_internal fflush strncasecmp abort chmod __lxstat strrchr _obstack_begin calloc strcat dcgettext fseek optind stdin fnmatch umask ferror strstr strncmp strncpy unlink getrusage strcasecmp realloc __strdup _IO_getc sscanf strncat fread sbrk localtime memset ftell getopt_long_only strcmp getcwd fgetc asprintf fclose strcspn stderr obstack_free fputc strftime fwrite __xstat __errno_location __fxstat bindtextdomain fopen _IO_putc fileno _IO_stdin_used _exit strspn __libc_start_main strchr fputs realpath fcntl fseeko64 vfprintf strpbrk fopen64 __environ _edata __bss_start _end GLIBC_2.2.3 GLIBC_2.3 GLIBC_2.1 GLIBC_2.0
.symver $._ABCDEFGHIJKLMNOPQRSTUVWXYZabcdefghijklmnopqrstuvwxyz0123456789 app_pop W W W W \ s f f ../../../toolchain/android-toolchain/binutils-2.19/gas/app.c end of file in string; '%c' inserted end of file not at end of a line; newline inserted Case value %ld unexpected at line %d of file "%s" end of file in multiline comment end of file after a one-character quote; \0 inserted end of file in escape character end of file in comment; newline inserted end of file in comment .linefile GNU assembler version %s (%s) using BFD version %s %s: total time in assembly: %ld.%06ld Usage: %s [option...] [asmfile...] Options: -a[sub-option...] turn on listings Sub-options [default hls]: c omit false conditionals d omit debugging directives g include general info h include high-level source l include assembly m include macro expansions n omit forms processing s include symbols =FILE list to FILE (must be last sub-option) --alternate initially turn on alternate macro syntax -D produce assembler debugging messages --debug-prefix-map OLD=NEW Map OLD to NEW in debug information --defsym SYM=VAL define symbol SYM to given value --execstack require executable stack for this object --noexecstack don't require executable stack for this object -f skip whitespace and comment preprocessing -g --gen-debug generate debugging information --gstabs generate STABS debugging information --gstabs+ generate STABS debug info with GNU extensions --gdwarf-2 generate DWARF2 debugging information --hash-size=
set the hash table size close to --help show this message and exit --target-help show target specific options -I DIR add DIR to search list for .include directives -J don't warn about signed overflow -K warn when differences altered for long displacements -L,--keep-locals keep local symbols (e.g. starting with `L') -M,--mri assemble in MRI compatibility mode --MD FILE write dependency information in FILE (default none) -nocpp ignored -o OBJFILE name the object-file output OBJFILE (default a.out) -R fold data section into text section --reduce-memory-overheads prefer smaller memory use at the cost of longer assembly times --statistics print various measured statistics from execution --strip-local-absolute strip local absolute symbols --traditional-format Use same format as native assembler when possible --version print assembler version number and exit -W --no-warn suppress warnings --warn don't suppress warnings --fatal-warnings treat warnings as errors -w ignored -X ignored -Z generate object file even after errors --listing-lhs-width set the width in words of the output data column of the listing --listing-lhs-width2 set the width in words of the continuation lines of the output data column; ignored if smaller than the width of the first line --listing-rhs-width set the max width in characters of the lines from the source file --listing-cont-lines set the maximum number of continuation lines used for the output data column of the listing @FILE read options from FILE Copyright 2007 Free Software Foundation, Inc. This program is free software; you may redistribute it under the terms of the GNU General Public License version 3 or later. This program has absolutely no warranty. This assembler was configured for a target of `%s'. emulations not handled in this configuration bad defsym; format is --defsym name=value --hash-size needs a numeric argument /disk2/dougkwan/android-3/arm-eabi-4.3.1/share/locale ../../../toolchain/android-toolchain/binutils-2.19/gas/as.c %d warnings, treating warnings as errors (GNU Binutils) 2.19 arm-eabi %s: data size %ld alternate debug-prefix-map defsym dump-config emulation noexecstack fatal-warnings gdwarf-2 gdwarf2 gen-debug gstabs gstabs+ hash-size keep-locals listing-lhs-width listing-lhs-width2 listing-rhs-width listing-cont-lines MD nocpp no-warn reduce-memory-overheads statistics strip-local-absolute verbose target-help traditional-format unrecognized option -%c%s Report bugs to %s GNU assembler %s alias = %s canonical = %s arm-unknown-eabi cpu-type = %s bfd-target = %s invalid listing option `%c' gas a.out .text .data *ABS* *UND* *GAS `reg' section* *GAS `expr' section* .gnu.attributes .note.GNU-stack j a j j j j j j j j j j g k k k k k L k L (k :k Mk _k rk M uk {k W k k k k k k ~k -JLMRWZa::Dfg::I:o:vwX P v j [ q O C q % q t m [ N L 3 = $ * V a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a a , ; a a a G S _ a a a a k main atof_generic ../../../toolchain/android-toolchain/binutils-2.19/gas/atof-generic.c nan inf inity +- failed sanity check s_elseif ` X M C 8 s_if ".elseif" without matching ".if" non-constant expression in ".elseif" statement ../../../toolchain/android-toolchain/binutils-2.19/gas/cond.c ".else" without matching ".if" non-constant expression in ".if" statement invalid identifier for ".ifdef" end of macro inside conditional end of file inside conditional here is the start of the unterminated conditional here is the "else" of the unterminated conditional ".elseif" after ".else" here is the previous "else" here is the previous "if" ".endif" without ".if" duplicate "else" ifdef ifndef else endif endc .ifeqs syntax error bad format for ifc or ifnc \ can't open `%s' for writing can't close `%s' file number less than one unassigned file number %ld basic_block prologue_end epilogue_begin is_stmt is_stmt value not 0 or 1 isa isa number less than zero expected 0 or 1 GNU AS %s .debug_info .debug_line .debug_abbrev .debug_aranges .debug_ranges file number %ld already allocated unknown .loc sub-directive `%s' ../../../toolchain/android-toolchain/binutils-2.19/gas/dwarf2dbg.c unaligned opcodes detected in executable segment get_frag_fix emit_inc_line_addr dwarf2dbg_convert_frag out_debug_info dwarf2_finish cfi_startproc cfi_endproc cfi_def_cfa cfi_def_cfa_register cfi_def_cfa_offset cfi_adjust_cfa_offset cfi_offset cfi_rel_offset cfi_register cfi_return_column cfi_restore cfi_undefined cfi_same_value cfi_remember_state cfi_restore_state cfi_window_save cfi_escape cfi_signal_frame cfi_personality cfi_lsda cfi_val_encoded_addr missing separator bad register expression simple .eh_frame Qx f _x = kx wx x x x x x x x x y y *y . 8 / t# 3 & N j d 8n ? O [Am- o # 'd + + + @ f f + $ $ + + + + v + @ t t + : : x + + 9 + @ z z + k M < G^ `VHT[ \ x F t ? x:K# t b@ e y a ;I Z5.{ KyLpYZ] Z $ i A2 | <} 8 T n u` hJ zL 5 ^ + RASQ F [ u |} -WG Q L= " sNM ?.3- != - "+ ![ | #Y, &3 ( UD ~N X P 0 k' 0 S6q .h Y>VPr^2># n {t 9 S Sz x g63 R`i; .eNQ G 3 V mB f ) ? ` MM C ua o" 4 W] K < _ZX`]OSO J p? s a * 6 ;N \ C 9#J{ /L F%u ^) (\ (\ (\ (\ (\ (\ (\ (\ attempt to allocate data in absolute section attempt to allocate data in common section ../../../toolchain/android-toolchain/binutils-2.19/gas/frags.c frag_new can't extend frag %u chars ! ;A hash_delete exists ../../../toolchain/android-toolchain/binutils-2.19/gas/hash.c input_file_open ../../../toolchain/android-toolchain/binutils-2.19/gas/input-file.c {standard input} can't open %s for reading: %s can't read from %s: %s O_APP can't close %s: %s macros nested too deeply partial line at end of file ignored ../../../toolchain/android-toolchain/binutils-2.19/gas/input-scrub.c new_logical_line_flags Warning: Error: .debug .line ARM GAS %s %s page %d %02X % 4d %s % 4d ???? % 4d %04x **** %s % 4d val scl endef ln dim tag stabn can't open %s: %s options passed : -o -v %s input file : %s output file : %s target : %s %Y-%m-%dT%H:%M:%S.000%z time stamp : %s %4u:%-13s **** %s %20s:%-5d %s:%s %s %33s:%s %s NO DEFINED SYMBOLS NO UNDEFINED SYMBOLS new line in title list_symbol_table listing_listing t } t } } { t listing_list GNU assembler version %s (%s) using BFD version %s. ../../../toolchain/android-toolchain/binutils-2.19/gas/listing.c strange paper height, set to no form ENDR IRPC IRP IREPC IREP REPT vararg $NARG missing `)' .LL%04x -1 too many positional arguments ENDM MACRO Missing macro name missing model parameter % operator needs absolute expression Missing parameter qualifier for `%s' in macro `%s' `%s' is not a valid parameter qualifier for `%s' in macro `%s' Pointless default value for required parameter `%s' in macro `%s' A parameter named `%s' already exists for macro `%s' Reserved word `%s' used as parameter in macro `%s' `%s' was already used as parameter (or another local) name confusion in formal parameters Parameter named `%s' does not exist for macro `%s' Value for parameter `%s' of macro `%s' was already specified can't mix positional and keyword arguments Missing value for required parameter `%s' of macro `%s' unexpected end of file in macro `%s' definition missing `)' after formals in macro definition `%s' Bad parameter list for macro `%s' Macro `%s' was already defined Attempt to purge non-existant macro `%s' unexpected end of file in irp or irpc A A } } m %s: Assembler messages: %s:%u: Warning: Error: Fatal error: Internal error! Please report this bug. Assertion failure in %s at %s line %d. Assertion failure at %s line %d. Internal error, aborting at %s line %d in %s Internal error, aborting at %s line %d ../../../toolchain/android-toolchain/binutils-2.19/gas/messages.c %s out of domain (%d is not a multiple of %d) %s out of range (%d is not between %d and %d) %s out of range (0x%s is not between 0x%s and 0x%s) sprint_value as_internal_value_out_of_range can't open a bfd on stdout %s can't create %s: %s selected target format '%s' unknown abort ascii asciz balign balignw balignl common.s dc.a dc.b dc.d dc.l dc.s dc.w dc.x dcb.b dcb.d dcb.l dcb.s dcb.w dcb.x ds.b ds.d ds.l ds.p ds.s ds.w ds.x eject elsec elseif endfunc endm endr equ equiv eqv err exitm appfile appline fail fill global globl gnu_attribute hword ifb ifc ifeq ifeqs ifge ifgt ifle iflt ifnb ifne ifnes ifnotdef incbin include irp irep irepc lcomm lflags linefile llen lsym mexit .mri noaltmacro noformat nolist nopage octa p2align p2alignw p2alignl plen print psize purgem quad rept rva sbttl single space skip sleb128 spc stabd string8 string16 string32 string64 struct uleb128 xcom xdef xref weakref obj standard cfi missing closing `%c' stray `\' alignment not a power of 2 expected fill pattern missing expected symbol name missing size expression %s%s start address not supported .err encountered .fail %ld encountered discard one_only same_size same_contents bfd_set_section_flags: %s expected alignment after size alignment negative; 0 assumed expected comma after "%s" invalid segment "%s" .rept, .irp, or .irpc .macro %s without %s missing value bad floating literal: %s => illegal expression missing expression missing reloc type unrecognized reloc type bad reloc expression bignum truncated to %d bytes rva without symbol expected expected address expression .fill size clamped to %d size negative; .fill ignored repeat < 0; .fill ignored missing string .error .warning %s argument must be a string file not found: %s unknown pseudo-op: `%s' label "%d$" redefined #NO_APP missing .func pseudo-op table expected numeric constant bad string constant expected , expected comma this_GCC_requires_the_GNU_assembler this_gcc_requires_the_gnu_assembler bad or irreducible absolute expression error constructing %s pseudo-op table: %s junk at end of line, first unrecognized character is `%c' junk at end of line, first unrecognized character valued 0x%x .abort detected. Abandoning ship. ignoring fill value in absolute section alignment too large: %u assumed ../../../toolchain/android-toolchain/binutils-2.19/gas/read.c size (%ld) out of range, ignored symbol `%s' is already defined size of "%s" is already %ld; not changing to %ld unrecognized .linkonce type `%s' .linkonce is not supported for this object file format attempt to redefine pseudo-op `%s' ignored ignoring macro exit outside a macro definition. only constant offsets supported in absolute section MRI mode not supported for this target .end%c encountered without preceeding %s unknown floating type type '%c' floating point constant too large %s: would close weakref loop: %s attempt to set value of section symbol can't equate global symbol `%s' with register name `%s' can't be equated to common symbol '%s' missing or bad offset expression attempt to store value in absolute section zero assumed for missing expression register value used as expression value 0x%lx truncated to 0x%lx unsupported variable size or fill value .space repeat count is zero, ignored .space repeat count is negative, ignored space allocation too complex in absolute section space allocation too complex in common section unterminated string; newline inserted strings must be placed into a section symbol "%s" undefined; zero assumed some symbol undefined; zero assumed this string may not contain '\0' .error directive invoked in source file .warning directive invoked in source file line numbers must be positive; line number %d rejected incompatible flag %i in line directive unsupported flag %i in line directive .incbin count zero, ignoring `%s' seek to end of .incbin file failed `%s' skip (%ld) or count (%ld) invalid for file size (%ld) could not skip to %ld in file `%s' truncated file `%s', %ld of %ld bytes read .endfunc missing for previous .func p 6 v | | | w w w I j J l b v j j j # d j # f j # x ^ x x d x f x x k x x x x x x x x # d C~ u F F L^ u k u k ' ? , ? 1 5 ; ? C I Q Y ^ \ # f S i c j p ~ j y u 6 v u 6 k Z j R R R R ]~ = s ~ ) g j {J ! ~ ( / j x z y i 4 < E * C~ N ) S Y ) _ f j u k u p Y t n j z # f x x ! d ! n k ! s | | | | ! | A z l v ! s j v x s_align s_linkonce / / / / s_weakref 6 M a l x B U g D x x stringer_append_char P y s_vendor_attribute emit_leb128_expr invalid argument '%s' to -fdebug-prefix-map sb_build ../../../toolchain/android-toolchain/binutils-2.19/gas/sb.c get_stab_string_offset s_stab_generic .stab%c: missing comma .stabstr .stab comma missing in .xstabs %sF%d ",%d,0,0,%s %sL%d %d,0,%d,%s-%s %d,0,%d,%s "void:t1=1",128,0,0,0 "%s:F1",%d,0,%d,%s %sendfunc%d "",%d,0,0,%s-%s .stab%c: description field '%x' too big, try a different debug format subseg_set_rest section_symbol ../../../toolchain/android-toolchain/binutils-2.19/gas/subsegs.c frag chains: %p %-10s %10d frags symbol_append symbol_clear_list_pointers S_IS_EXTERNAL local_symbol_convert S_SET_SEGMENT symbol_new symbol_remove symbol_insert symbol_next verify_symbol_chain resolve_symbol_value M M M M M M M O O O O O O O O O O O O O O O O O O O O O O VM pP ~P P P P P P P P P P P Q Q /Q RQ dQ AQ S_IS_LOCAL symbol_previous Tg vg g g -g h /h Th h -g h h h h h i -g i ,i ?i i i i i j j -j @j Sj ../../../toolchain/android-toolchain/binutils-2.19/gas/symbols.c inserting "%s" into symbol table failed: %s undefined symbol `%s' in operation invalid sections for operation on `%s' and `%s' invalid section for operation on `%s' undefined symbol `%s' in operation setting `%s' invalid sections for operation on `%s' and `%s' setting `%s' invalid section for operation on `%s' setting `%s' "%d" (instance number %d of a %s label) symbol definition loop encountered at `%s' division by zero when setting `%s' can't resolve value for symbol `%s' attempt to get value of unresolved symbol `%s' symbol `%s' is already defined as "%s"/%s%ld section symbols are already global can't make register symbol `%s' global Accessing function `%s' as thread-local object Accessing `%s' as thread-local object %lu mini local symbols created, %lu converted bfd_make_empty_symbol: %s dollar %s %*s< > %*s< expr illegal absent constant %lx symbol %*s< %*s%lx register #%d uminus -< bit_not multiply divide modulus bit_ior bit_xor bit_and logical_and logical_or add %*s< subtract %*s< {unknown opcode %d} (unnamed) sym frag resolved local written resolving used-in-reloc used extern weak debug weakrefr weakrefd mini local symbol table fix_new_internal s es s s s As s s s s s s s s s s s s s s s chain_frchains_together_1 cvt_frag_to_fill size_seg v 'w w w w w v Pw w w x )x adjust_reloc_syms write_contents set_symtab F F F J * J 7 ( y n 1 [ number_to_chars_bigendian number_to_chars_littleendian field fx_size too small to hold %d ../../../toolchain/android-toolchain/binutils-2.19/gas/write.c attempt to .org/.space backwards? (%ld) can't resolve `%s' {%s section} - `%s' {%s section} value of %s too large for field of %d bytes at %s redefined symbol cannot be used on reloc %s:%u: bad return from bfd_install_relocation: %x internal error: fixup not contained within frag reloc not within (fixed part of) section %d error%s, %d warning%s, generating bad object file %d error%s, %d warning%s, no object file generated %s: global symbols not supported in common sections local label `%s' is not defined Local symbol `%s' can't be equated to common symbol `%s' can't make global register symbol `%s' alignment padding (%lu bytes) not a multiple of %ld attempt to move .org backwards .space specifies non-absolute value .space or .fill with negative value, ignored Infinite loop encountered whilst attempting to compute the addresses of symbols in section %s where=%ld offset=%lx addnumber=%lx .gnu.linkonce relocation out of range can't write %s: %s cannot write to output file invalid offset expression invalid reloc expression fixups: %d fix pcrel pcrel_adjust=%d im_disp tcbit done size=%d frag= %s (%d) +< -< mcpu= march= mfpu= mfloat-abi= meabi= marm1 use -mcpu=arm1 marm2 use -mcpu=arm2 marm250 use -mcpu=arm250 marm3 use -mcpu=arm3 marm6 use -mcpu=arm6 marm600 use -mcpu=arm600 marm610 use -mcpu=arm610 marm620 use -mcpu=arm620 marm7 use -mcpu=arm7 marm70 use -mcpu=arm70 marm700 use -mcpu=arm700 marm700i use -mcpu=arm700i marm710 use -mcpu=arm710 marm710c use -mcpu=arm710c marm720 use -mcpu=arm720 marm7d use -mcpu=arm7d marm7di use -mcpu=arm7di marm7m use -mcpu=arm7m marm7dm use -mcpu=arm7dm marm7dmi use -mcpu=arm7dmi marm7100 use -mcpu=arm7100 marm7500 use -mcpu=arm7500 marm7500fe use -mcpu=arm7500fe marm7t use -mcpu=arm7tdmi marm7tdmi marm710t use -mcpu=arm710t marm720t use -mcpu=arm720t marm740t use -mcpu=arm740t marm8 use -mcpu=arm8 marm810 use -mcpu=arm810 marm9 use -mcpu=arm9 marm9tdmi use -mcpu=arm9tdmi marm920 use -mcpu=arm920 marm940 use -mcpu=arm940 mstrongarm use -mcpu=strongarm mstrongarm110 use -mcpu=strongarm110 mstrongarm1100 use -mcpu=strongarm1100 mstrongarm1110 use -mcpu=strongarm1110 mxscale use -mcpu=xscale miwmmxt use -mcpu=iwmmxt mall use -mcpu=all use -march=armv2 marmv2 use -march=armv2a marmv2a use -march=armv3 marmv3 use -march=armv3m marmv3m use -march=armv4 marmv4 use -march=armv4t marmv4t use -march=armv5 marmv5 use -march=armv5t marmv5t use -march=armv5te marmv5e mfpe-old use -mfpu=fpe mfpa10 use -mfpu=fpa10 mfpa11 use -mfpu=fpa11 mno-fpu generate PIC code mthumb assemble Thumb code mthumb-interwork mapcs-32 mapcs-26 mapcs-float mapcs-reentrant re-entrant code matpcs code is ATPCS conformant mbig-endian assemble for big-endian mlittle-endian assemble for little-endian mapcs-frame use frame pointer mapcs-stack-check use stack size checking EB fix-v4bx m:k qn unreq force_thumb thumb_func thumb_set even ltorg pool syntax cpu object_arch rel31 fnstart fnend cantunwind personalityindex handlerdata vsave movsp pad setfp unwind_raw eabi_attribute extend ldouble packed ARM register expected FPA register expected VFP system register expected iWMMXt data register expected 1.0 2.0 3.0 4.0 5.0 0.5 10.0 softfpa fpe2 fpe3 softvfp softvfp+vfp vfp9 vfp3 vfp10 vfp10-r0 vfpxd vfpv2 vfpv3 vfpv3-d16 arm1020t arm1020e arm1136jfs arm1136jf-s maverick neon armv1 armv2s armv4xm armv4txm armv5txm armv5texp armv5tej armv6 armv6j armv6k armv6z armv6zk armv6t2 armv6kt2 armv6zt2 armv6zkt2 armv6-m armv7 armv7a armv7r armv7m armv7-a armv7-r armv7-m iwmmxt2 arm60 arm7tdmi-s strongarm1 ARM920T arm920t arm922t arm940t fa526 fa626 arm9e-r0 arm9e arm926ej ARM926EJ-S arm926ejs arm926ej-s arm946e-r0 arm946e ARM946E-S arm946e-s arm966e-r0 arm966e ARM966E-S arm966e-s arm968e-s arm10t arm10tdmi arm10e arm1020 ARM1020E arm1022e arm1026ejs ARM1026EJ-S arm1026ej-s fa626te fa726te arm1136js ARM1136J-S arm1136j-s ARM1136JF-S mpcore mpcorenovfp arm1156t2-s arm1156t2f-s arm1176jz-s arm1176jzf-s cortex-a8 cortex-a9 cortex-r4 cortex-m3 cortex-m1 i80200 ep9312 hard softfp soft gotoff target1 target2 sbrel SBREL tlsgd tlsldm tlsldo TLSLDO gottpoff sy unst a2 a3 a4 v8 A1 A3 V1 V2 V3 V4 V5 V6 V7 V8 wr WR FP p0 p1 p4 p5 p6 p7 p8 p11 p12 p13 p14 p15 P3 P5 P9 P10 P13 P14 P15 c1 c3 c4 c5 c6 c7 c8 c9 c10 c11 c12 c13 c14 c15 C1 C2 C3 C4 C5 C6 C7 C9 C11 C14 C15 cr0 cr1 cr3 cr4 cr5 cr6 cr7 cr8 cr9 cr10 cr11 cr12 cr13 cr14 cr15 CR0 CR1 CR2 CR3 CR4 CR5 CR6 CR7 CR8 CR9 CR10 CR11 CR12 CR13 CR14 CR15 s0 s1 s2 s3 s4 s5 s6 s7 s8 s9 s10 s11 s12 s13 s14 s15 S0 S1 S3 S4 S11 S13 S14 S15 s16 s17 s18 s19 s20 s21 s22 s23 s24 s25 s26 s27 s28 s29 s30 s31 S17 S18 S19 S21 S22 S23 S25 S26 S27 S28 S29 S30 S31 d17 d18 d19 d20 d21 d22 d23 d24 d25 d26 d27 d28 d29 d30 d31 D17 D18 D19 D20 D21 D23 D24 D25 D26 D27 D28 D29 D30 D31 q0 q1 q2 q3 q4 q5 q6 q7 q8 q9 q10 q11 q12 q13 q14 q15 Q0 Q1 Q2 Q3 Q4 Q5 Q6 Q7 Q8 Q9 Q10 Q11 Q12 Q13 Q14 Q15 fpsid fpscr fpexc FPSID FPEXC fpinst fpinst2 FPINST FPINST2 mvfr0 mvfr1 MVFR0 MVFR1 mvf0 mvf1 mvf2 mvf3 mvf4 mvf5 mvf6 mvf7 mvf8 mvf9 mvf10 mvf11 mvf12 mvf13 mvf14 mvf15 mvd0 mvd1 mvd2 mvd3 mvd4 mvd5 mvd6 mvd7 mvd8 mvd9 mvd10 mvd11 mvd12 mvd13 mvd14 mvd15 mvfx0 mvfx1 mvfx2 mvfx3 mvfx4 mvfx5 mvfx6 mvfx7 mvfx8 mvfx9 mvfx10 mvfx11 mvfx12 mvfx13 mvfx14 mvfx15 mvdx0 mvdx1 mvdx2 mvdx3 mvdx4 mvdx5 mvdx6 mvdx7 mvdx8 mvdx9 mvdx10 mvdx11 mvdx12 mvdx13 mvdx14 mvdx15 MVF0 MVF1 MVF2 MVF3 MVF4 MVF5 MVF6 MVF7 MVF8 MVF9 MVF10 MVF11 MVF12 MVF13 MVF14 MVF15 MVD0 MVD1 MVD2 MVD3 MVD4 MVD5 MVD6 MVD7 MVD8 MVD9 MVD10 MVD11 MVD12 MVD13 MVD14 MVD15 MVFX0 MVFX1 MVFX2 MVFX3 MVFX4 MVFX5 MVFX6 MVFX7 MVFX8 MVFX9 MVFX10 MVFX11 MVFX12 MVFX13 MVFX14 MVFX15 MVDX0 MVDX1 MVDX2 MVDX3 MVDX4 MVDX5 MVDX6 MVDX7 MVDX8 MVDX9 MVDX10 MVDX11 MVDX12 MVDX13 MVDX14 MVDX15 mvax0 mvax1 mvax2 mvax3 dspsc MVAX0 MVAX1 MVAX2 MVAX3 DSPSC wr0 wr1 wr2 wr3 wr4 wr5 wr6 wr7 wr8 wr9 wr10 wr11 wr12 wr13 wr14 wr15 wR0 wR1 wR2 wR3 wR4 wR5 wR6 wR7 wR8 wR9 wR10 wR11 wR12 wR13 wR14 wR15 WR0 WR1 WR2 WR3 WR4 WR5 WR6 WR7 WR8 WR9 WR10 WR11 WR12 WR13 WR14 WR15 wcid wCID WCID wcon wCon WCON wcssf wCSSF WCSSF wcasf wCASF WCASF wcgr0 wCGR0 WCGR0 wcgr1 wCGR1 WCGR1 wcgr2 wCGR2 WCGR2 wcgr3 wCGR3 WCGR3 acc0 ACC0 iapsr IAPSR eapsr EAPSR xpsr XPSR xPSR ipsr IPSR iepsr IEPSR MSP PSP primask PRIMASK basepri BASEPRI basepri_max BASEPRI_MAX faultmask FAULTMASK control CONTROL flg ctl fsxc fscx fxsc fxcs fcsx fcxs sfxc sfcx sxfc sxcf scfx scxf xfsc xfcs xsfc xscf xcfs xcsf cfsx cfxs csfx csxf cxfs cxsf asl ASL LSL LSR asr ASR ROR rrx RRX cc hi ands eors adc adcs sbc sbcs orrs bics tsts tstp cmpp cmn cmns cmnp movs mvns stmea ldmfd swi svc adr adrl nop lsls lsrs asrs rors rsbs cpy teqs teqp ldrt ldrbt strt strbt stmfd ldmea rsc rscs stmib stmfa stmda stmed ldmib ldmed ldmda ldmfa mlas cdp ldc ldcl stc stcl swpb smull smulls smulleqs smullnes smullcss smullhss smullccs smulluls smulllos smullmis smullpls smullvss smullvcs smullhis smulllss smullges smulllts smullgts smullles smullals umull umulls umulleqs umullnes umullcss umullhss umullccs umulluls umulllos umullmis umullpls umullvss umullvcs umullhis umulllss umullges umulllts umullgts umullles umullals smlal smlals smlaleqs smlalnes smlalcss smlalhss smlalccs smlaluls smlallos smlalmis smlalpls smlalvss smlalvcs smlalhis smlallss smlalges smlallts smlalgts smlalles smlalals umlal umlals umlaleqs umlalnes umlalcss umlalhss umlalccs umlaluls umlallos umlalmis umlalpls umlalvss umlalvcs umlalhis umlallss umlalges umlallts umlalgts umlalles umlalals ldrsh ldrsb ldsh ldeqsh ldnesh ldcssh ldhssh ldccsh ldulsh ldlosh ldmish ldplsh ldvssh ldvcsh ldhish ldlssh ldgesh ldltsh ldgtsh ldlesh ldalsh ldsb ldeqsb ldnesb ldcssb ldhssb ldccsb ldulsb ldlosb ldmisb ldplsb ldvssb ldvcsb ldhisb ldlssb ldgesb ldltsb ldgtsb ldlesb ldalsb blx bkpt ldc2 ldc2l stc2 stc2l cdp2 mcr2 mrc2 smlabb smlatb smlabt smlatt smlawb smlawt smlalbb smlaltb smlalbt smlaltt smulbb smultb smulbt smultt smulwb smulwt qdadd qdsub pld bxj cpsie cpsid revsh sxth uxth sxtb uxtb setend ldrex strex mcrr2 mrrc2 ssat usat pkhbt pkhtb sadd16 sadd8 saddsubx shadd16 shadd8 shaddsubx shsub16 shsub8 shsubaddx ssub16 ssub8 ssubaddx uadd16 uadd8 uaddsubx uhadd16 uhadd8 uhaddsubx uhsub16 uhsub8 uhsubaddx uqadd16 uqadd8 uqaddsubx uqsub16 uqsub8 uqsubaddx usub16 usub8 usubaddx rfeia rfeib rfeda rfedb rfefd rfefa rfeea rfeed sxtah sxtab16 sxtab sxtb16 uxtah uxtab16 uxtab uxtb16 sel smlad smladx smlald smlaldx smlsd smlsdx smlsld smlsldx smmla smmlar smmls smmlsr smmul smmulr smuad smuadx smusd smusdx srsia srsib srsda srsdb ssat16 umaal usad8 usada8 usat16 yield wfe wfi sev ldrexd strexd ldrexb ldrexh strexb strexh clrex smc bfc bfi sbfx ubfx movw movt rbit ldrht ldrsht ldrsbt strht cbnz cbz itt ittt itet itte itee itttt itett ittet iteet ittte itete ittee iteee tbb tbh sdiv udiv dmb pli dbg wfs rfs wfc rfc ldfs ldfd ldfe ldfp stfs stfd stfe stfp mvfs mvfsp mvfsm mvfsz mvfd mvfdp mvfdm mvfdz mvfe mvfep mvfem mvfez mnfs mnfsp mnfsm mnfsz mnfd mnfdp mnfdm mnfdz mnfe mnfep mnfem mnfez abssp abssm abssz absdp absdm absdz abse absep absem absez rnds rndsp rndsm rndsz rndd rnddp rnddm rnddz rnde rndep rndem rndez sqts sqtsp sqtsm sqtsz sqtd sqtdp sqtdm sqtdz sqte sqtep sqtem sqtez logs logsp logsm logsz logd logdp logdm logdz loge logep logem logez lgns lgnsp lgnsm lgnsz lgnd lgndp lgndm lgndz lgne lgnep lgnem lgnez exps expsp expsm expsz expd expdp expdm expdz expe expep expem sins sinsp sinsm sinsz sind sindp sindm sindz sine sinep sinem sinez coss cossp cossm cossz cosd cosdp cosdm cosdz cose cosep cosem cosez tans tansp tansm tansz tand tandp tandm tandz tane tanep tanem tanez asns asnsp asnsm asnsz asnd asndp asndm asndz asne asnep asnem asnez acss acssp acssm acssz acsd acsdp acsdm acsdz acse acsep acsem acsez atns atnsp atnsm atnsz atnd atndp atndm atndz atne atnep atnem atnez urds urdsp urdsm urdsz urdd urddp urddm urddz urde urdep urdem urdez nrms nrmsp nrmsm nrmsz nrmd nrmdp nrmdm nrmdz nrme nrmep nrmem nrmez adfs adfsp adfsm adfsz adfd adfdp adfdm adfdz adfe adfep adfem adfez sufs sufsp sufsm sufsz sufd sufdp sufdm sufdz sufe sufep sufem sufez rsfs rsfsp rsfsm rsfsz rsfd rsfdp rsfdm rsfdz rsfe rsfep rsfem rsfez mufs mufsp mufsm mufsz mufd mufdp mufdm mufdz mufe mufep mufem mufez dvfs dvfsp dvfsm dvfsz dvfd dvfdp dvfdm dvfdz dvfe dvfep dvfem dvfez rdfs rdfsp rdfsm rdfsz rdfd rdfdp rdfdm rdfdz rdfe rdfep rdfem rdfez pows powsp powsm powsz powd powdp powdm powdz powe powep powem powez rpws rpwsp rpwsm rpwsz rpwd rpwdp rpwdm rpwdz rpwe rpwep rpwem rpwez rmfs rmfsp rmfsm rmfsz rmfd rmfdp rmfdm rmfdz rmfe rmfep rmfem rmfez fmls fmlsp fmlsm fmlsz fmld fmldp fmldm fmldz fmle fmlep fmlem fmlez fdvs fdvsp fdvsm fdvsz fdvd fdvdp fdvdm fdvdz fdve fdvep fdvem fdvez frds frdsp frdsm frdsz frdd frddp frddm frddz frde frdep frdem frdez pols polsp polsm polsz pold poldp poldm poldz pole polep polem polez cmf cmfe cnf cnfe flts fltsp fltsm fltsz fltd fltdp fltdm fltdz flte fltep fltem fltez fix fixp fixm fixz fixsp fixsm fixsz fixdp fixdm fixdz fixep fixem fixez lfm lfmfd lfmea sfm sfmfd sfmea fmrs fmsr fmstat fsitos fuitos ftosis ftosizs ftouis ftouizs fmrx fmxr flds fsts fldmias fldmfds fldmdbs fldmeas fldmiax fldmfdx fldmdbx fldmeax fstmias fstmeas fstmdbs fstmfds fstmiax fstmeax fstmdbx fstmfdx fsqrts fdivs fmacs fmscs fnmuls fnmacs fnmscs fcmpzs fcmpes fcmpezs fmdhr fmdlr fmrdh fmrdl fsitod fuitod ftosid ftosizd ftouid ftouizd fldd fstd fldmiad fldmfdd fldmdbd fldmead fstmiad fstmead fstmdbd fstmfdd fsqrtd fdivd fmacd fmscd fnmuld fnmacd fnmscd fcmpzd fcmped fcmpezd fmsrr fmrrs fmdrr fmrrd vsqrt vdiv vnmul vnmla vnmls vcmp vcmpe vpush vpop vcvtz vmul vmla vmls vadd vsub vabs vneg vldm vldmia vldmdb vstm vstmia vstmdb vldr vstr vcvt vmov vmovq vaba vabaq vhadd vhaddq vrhadd vrhaddq vhsub vhsubq vqadd vqaddq vqsub vqsubq vrshl vrshlq vqrshl vqrshlq vshl vshlq vqshl vqshlq vand vandq vbic vbicq vorr vorrq vorn vornq veor veorq vbsl vbslq vbit vbitq vbif vbifq vabd vabdq vmax vmaxq vmin vminq vcge vcgeq vcgt vcgtq vclt vcltq vcle vcleq vceq vceqq vpmax vpmin vmlaq vmlsq vpadd vaddq vsubq vtst vtstq vmulq vqdmulh vqdmulhq vqrdmulh vqrdmulhq vacge vacgeq vacgt vacgtq vaclt vacltq vacle vacleq vrecps vrecpsq vrsqrts vrsqrtsq vabsq vnegq vshr vshrq vrshr vrshrq vsra vsraq vrsra vrsraq vsli vsliq vsri vsriq vqshlu vqshluq vqshrn vqrshrn vqshrun vqrshrun vshrn vrshrn vshll vcvtq vmvn vmvnq vabal vabdl vaddl vsubl vmlal vmlsl vaddw vsubw vaddhn vraddhn vsubhn vrsubhn vqdmlal vqdmlsl vqdmull vmull vext vextq vrev64 vrev64q vrev32 vrev32q vrev16 vrev16q vdup vdupq vmovl vmovn vqmovn vqmovun vzip vzipq vuzp vuzpq vqabs vqabsq vqneg vqnegq vpadal vpadalq vpaddl vpaddlq vrecpe vrecpeq vrsqrte vrsqrteq vcls vclsq vclz vclzq vcnt vcntq vswp vswpq vtrn vtrnq vtbl vtbx vld1 vst1 vld2 vst2 vld3 vst3 vld4 vst4 fconsts fconstd fshtos fshtod fsltos fsltod fuhtos fuhtod fultos fultod ftoshs ftoshd ftosls ftosld ftouhs ftouhd ftouls ftould mar mra tandcb tandch tandcw tbcstb tbcsth tbcstw textrcb textrch textrcw textrmub textrmuh textrmuw textrmsb textrmsh textrmsw tinsrb tinsrh tinsrw tmcr tmcrr tmiaph tmiabb tmiabt tmiatb tmiatt tmovmskb tmovmskh tmovmskw tmrc tmrrc torcb torch torcw waccb wacch waccw waddbss waddb waddbus waddhss waddh waddhus waddwss waddw waddwus waligni walignr0 walignr1 walignr2 walignr3 wand wandn wavg2b wavg2br wavg2h wavg2hr wcmpeqb wcmpeqh wcmpeqw wcmpgtub wcmpgtuh wcmpgtuw wcmpgtsb wcmpgtsh wcmpgtsw wldrb wldrh wldrw wldrd wmacs wmacsz wmacu wmacuz wmadds wmaddu wmaxsb wmaxsh wmaxsw wmaxub wmaxuh wmaxuw wminsb wminsh wminsw wminub wminuh wminuw wmov wmulsm wmulsl wmulum wmulul wor wpackhss wpackhus wpackwss wpackwus wpackdss wpackdus wrorh wrorhg wrorw wrorwg wrord wrordg wsadb wsadbz wsadh wsadhz wshufh wsllh wsllhg wsllw wsllwg wslld wslldg wsrah wsrahg wsraw wsrawg wsrad wsradg wsrlh wsrlhg wsrlw wsrlwg wsrld wsrldg wstrb wstrh wstrw wstrd wsubbss wsubb wsubbus wsubhss wsubh wsubhus wsubwss wsubw wsubwus wunpckehub wunpckehuh wunpckehuw wunpckehsb wunpckehsh wunpckehsw wunpckihb wunpckihh wunpckihw wunpckelub wunpckeluh wunpckeluw wunpckelsb wunpckelsh wunpckelsw wunpckilb wunpckilh wunpckilw wxor wzero torvscb torvsch torvscw wabsb wabsh wabsw wabsdiffb wabsdiffh wabsdiffw waddbhusl waddbhusm waddhc waddwc waddsubhx wavg4 wavg4r wmaddsn wmaddsx wmaddun wmaddux wmerge wmiabb wmiabt wmiatb wmiatt wmiabbn wmiabtn wmiatbn wmiattn wmiawbb wmiawbt wmiawtb wmiawtt wmiawbbn wmiawbtn wmiawtbn wmiawttn wmulsmr wmulumr wmulwumr wmulwsmr wmulwum wmulwsm wmulwl wqmiabb wqmiabt wqmiatb wqmiatt wqmiabbn wqmiabtn wqmiatbn wqmiattn wqmulm wqmulmr wqmulwm wqmulwmr wsubaddhx cfldrs cfldrd cfldr32 cfldr64 cfstrs cfstrd cfstr32 cfstr64 cfmvsr cfmvrs cfmvdlr cfmvrdl cfmvdhr cfmvrdh cfmv64lr cfmvr64l cfmv64hr cfmvr64h cfmval32 cfmv32al cfmvam32 cfmv32am cfmvah32 cfmv32ah cfmva32 cfmv32a cfmva64 cfmv64a cfmvsc32 cfmv32sc cfcpys cfcpyd cfcvtsd cfcvtds cfcvt32s cfcvt32d cfcvt64s cfcvt64d cfcvts32 cfcvtd32 cftruncs32 cftruncd32 cfrshl32 cfrshl64 cfsh32 cfsh64 cfcmps cfcmpd cfcmp32 cfcmp64 cfabss cfabsd cfnegs cfnegd cfadds cfaddd cfsubs cfsubd cfmuls cfmuld cfabs32 cfabs64 cfneg32 cfneg64 cfadd32 cfadd64 cfsub32 cfsub64 cfmul32 cfmul64 cfmac32 cfmsc32 cfmadd32 cfmsub32 cfmadda32 cfmsuba32 pc_g0_nc pc_g0 pc_g1_nc pc_g1 pc_g2 sb_g0_nc sb_g0 sb_g1_nc sb_g1 sb_g2 invalid constant expected #constant .req unknown register alias '%s' $d $a $t .real_start_of _GLOBAL_OFFSET_TABLE_ symbol `%s' already defined unified divided unrecognized syntax mode "%s" /data $$lit_ %x constant expression required immediate value out of range shift expression expected 'LSL' or 'ASR' required 'LSL' required SPSR CPSR invalid pseudo operation constant expression expected literal pool overflow literal pool insertion failed bad barrier type r14 not allowed here '[' expected even register required operand 1 must be FPSCR 'CPSR' or 'SPSR' expected SRS base register must be r13 registers may not be the same only r15 allowed here expression too complex shift expression is too large shift out of range PC not allowed as destination lo register required shift must be constant unshifted register required r15 based store not allowed ror #imm not supported invalid instruction shape bad type in Neon instruction immediate out of range bad type for scalar scalar index out of range bad alignment bad list type for instruction bad list length post-index must be a register bad register for post-index data: .ARM.exidx .gnu.linkonce.armexidx. .ARM.extab .gnu.linkonce.armextab. .gnu.linkonce.t. too many unwind opcodes __aeabi_unwind_cpp_pr0 __aeabi_unwind_cpp_pr1 __aeabi_unwind_cpp_pr2 offset not a multiple of 4 offset out of range invalid smc expression invalid swi expression misaligned branch destination branch out of range rel31 relocation overflow invalid shift value: %ld undefined local label `%s' elf32-bigarm elf32-littlearm virtual memory exhausted .arm.atpcs missing cpu name `%s' unknown cpu `%s' unknown architecture `%s' unknown EABI `%s' -%-23s%s -%s%s armv bad size %d in type specifier invalid rotation alignment must be constant unknown group relocation ']' expected .dn .qn bad type for register expression must be constant scalar index must be constant expecting ] vector type expected scalar must have an index expecting { register out of range in list invalid register list non-contiguous register range bad range in register list missing `}' invalid register mask parse error :lower16: :upper16: unrecognized CPS flag missing CPS flags BE condition required APSR_ invalid shift unhandled operand code %d r15 not allowed here bad arguments to instruction garbage following instruction ',' expected expected } bad instruction `%s' %s -- `%s' expected , expected register list bad register range expected , expected , unwind opcode too long invalid unwind opcode assemble for CPU assemble for architecture assemble for FPU architecture assemble for floating point ABI assemble for eabi version use either -mfpu=softfpa or -mfpu=softvfp support ARM/Thumb interworking code uses 32-bit program counter code uses 26-bit program counter floating point args are in fp regs bad or missing co-processor number co-processor register expected VFP single precision register expected VFP/Neon double precision register expected Neon quad precision register expected VFP single or double precision register expected Neon double or quad precision register expected VFP single, double or Neon quad precision register expected Maverick MVF register expected Maverick MVD register expected Maverick MVFX register expected Maverick MVDX register expected Maverick MVAX register expected Maverick DSPSC register expected iWMMXt control register expected iWMMXt scalar register expected XScale accumulator register expected immediate expression requires a # prefix ../../../toolchain/android-toolchain/binutils-2.19/gas/config/tc-arm.c ignoring attempt to redefine built-in register '%s' ignoring redefinition of register alias '%s' attempt to redefine typed alias unknown register '%s' -- .req ignored invalid syntax for .req directive invalid syntax for .dn directive invalid syntax for .qn directive invalid syntax for .unreq directive ignoring attempt to undefine built-in register '%s' Failed to find real start of function: %s selected processor does not support THUMB opcodes selected processor does not support ARM opcodes invalid instruction size selected (%d) invalid operand to .code directive (%d) (expecting 16 or 32) GOT already in the symbol table expected comma after name "%s" alignment too large: %d assumed alignment negative. 0 assumed. unrecognized relocation suffix (plt) is only valid on branch targets %s relocations do not fit in %d bytes personality routine specified for cantunwind frame duplicate .personalityindex directive bad personality routine number duplicate .personality directive stack increment must be multiple of 4 flag for {c}psr instruction expected D register out of range for selected VFP version instruction does not accept preindexed addressing instruction does not accept unindexed addressing destination register same as write-back base source register same as write-back base instruction does not accept scaled register index instruction does not support unindexed addressing pc may not be used with write-back instruction does not support writeback Rn must not overlap other operands bit-field extends past end of register the only suffix valid here is '(plt)' use of r15 in blx in ARM mode is not really useful instruction cannot be conditional use of r15 in bx in ARM mode is not really useful use of r15 in bxj is not really useful writeback of base register is UNPREDICTABLE writeback of base register when in register list is UNPREDICTABLE if writeback register is in list, it must be the lowest reg in the list first destination register must be even can only load two consecutive registers base register written back, and overlaps second destination register index register overlaps destination register instruction does not accept this addressing mode offset must be zero in ARM encoding this instruction requires a post-indexed address Rd and Rm should be different in mla :lower16: not allowed this instruction :upper16: not allowed instruction selected FPU does not support instruction Rd and Rm should be different in mul rdhi and rdlo must be different rdhi, rdlo and rm must all be different '[' expected after PLD mnemonic post-indexed expression used in preload instruction writeback used in preload instruction unindexed addressing used in preload instruction '[' expected after PLI mnemonic can only store two consecutive registers only two consecutive VFP SP registers allowed here this addressing mode requires base-register writeback this instruction does not support indexing immediate operand requires iWMMXt2 shift by register not allowed in thumb mode Instruction does not support =N addresses cannot use register index with PC-relative addressing cannot use register index with this instruction Thumb does not support negative register indexing Thumb does not support register post-indexing Thumb does not support register indexing with writeback Thumb supports only LSL in shifted register indexing cannot use writeback with PC-relative addressing cannot use writeback with this instruction cannot use post-indexing with PC-relative addressing cannot use post-indexing with this instruction only SUBS PC, LR, #const allowed instruction not supported in Thumb16 mode dest must overlap one source register dest and source1 must be the same register branch must be last instruction in IT block instruction is always unconditional instruction not allowed in IT block selected processor does not support 'A' form of this instruction Thumb does not support the 2-argument form of this instruction SP not allowed in register list LR and PC should not both be in register list base register should not be in register list when written back PC not allowed in register list value stored for r%d is UNPREDICTABLE Thumb load/store multiple does not support {reglist}^ Thumb-2 instruction only valid in unified syntax this instruction will write back the base register this instruction will not write back the base register r14 not allowed as first register when second register is omitted Thumb does not support this addressing mode byte or halfword not valid for base register invalid base register for register offset only lo regs allowed with immediate :upper16: not allowed this instruction selected processor does not support requested special purpose register Thumb encoding does not support an immediate here Thumb does not support NOP with hints push/pop do not support {reglist}^ invalid register list to push/pop instruction source1 and dest must be same register Thumb encoding does not support rotation instruction requires register index PC is not a valid index register instruction does not allow shifted index types specified in both the mnemonic and operands operand types can't be inferred type specifier has the wrong number of parts operand size must match register width inconsistent types in Neon instruction scalar out of range for multiply instruction immediate out of range for insert immediate out of range for shift immediate out of range for narrowing operation operands 0 and 1 must be the same register operand size must be specified for immediate VMOV immediate has bits set outside the operand size elements must be smaller than reversal region VFP registers must be adjacent bad list length for table lookup writeback (!) must be used for VLDMDB and VSTMDB register list must contain at least 1 and at most 16 registers unsupported alignment for instruction can't use alignment with this instruction stride of 2 unavailable when element size is 8 Unrecognized or unsupported floating point constant alignments greater than 32 bytes not supported in .text sections. Group section `%s' has no group signature handlerdata in cantunwind frame too many unwind opcodes for personality routine 0 duplicate .handlerdata directive undefined symbol %s used as an immediate value invalid constant (%lx) after fixup unable to compute ADRL instructions for PC offset of 0x%lx invalid literal constant: pool needs to be closer bad immediate value for offset (%ld) bad immediate value for 8-bit offset (%ld) invalid expression in load/store multiple conditional branch out of range co-processor offset out of range invalid offset, target not word aligned (0x%08lX) invalid offset, value too big (0x%08lX) Unable to process relocation for thumb opcode: %lx invalid Hi register with immediate invalid immediate for stack address calculation invalid immediate for address calculation (value = 0x%08lX) invalid immediate: %ld is out of range the offset 0x%08lX is not representable bad offset 0x%08lX (only 12 bits available for the magnitude) bad offset 0x%08lX (only 8 bits available for the magnitude) bad offset 0x%08lX (must be word-aligned) bad offset 0x%08lX (must be an 8-bit number of words) bad relocation fixup type (%d) literal referenced across section boundary internal relocation (type: IMMEDIATE) not fixed up ADRL used for a symbol not defined in the same file internal_relocation (type: OFFSET_IMM) not fixed up cannot represent %s relocation in this object file format use of old and new-style options to set CPU type use of old and new-style options to set FPU type hard-float conflicts with specified fpu invalid architectural extension missing architectural extension unknown architectural extension `%s' missing architecture name `%s' unknown floating point format `%s' unknown floating point abi `%s' option `-%c%s' is deprecated: %s ARM-specific assembler options: -EB assemble code for a big-endian cpu -EL assemble code for a little-endian cpu --fix-v4bx Allow BX in ARMv4 code unexpected character `%c' in type specifier this group relocation is not allowed on this instruction cannot combine index with option cannot combine pre- and post-indexing '}' expected at end of 'option' field can't redefine the type of a register alias you must specify a single type only can't redefine the index of a scalar alias only one type should be specified for operand can't redefine type for operand only D registers may be indexed can't change index for operand register operand expected, but got scalar register list not in ascending order register range not in ascending order Warning: duplicated register (r%d) in register list Warning: register range not in ascending order immediate value is out of range can't use Neon quad register here expected or or operand invalid FPA immediate expression iWMMXt data or control register expected valid endian specifiers are be or le missing rotation field after comma rotation can only be 0, 8, 16, or 24 register stride must be 1 or 2 mismatched element/structure types in list don't use Rn-Rm syntax with non-unit stride error parsing element/structure list conditional infixes are deprecated in unified syntax s suffix on comparison instruction is deprecated selected processor does not support `%s' Thumb does not support conditional execution incorrect condition in IT block thumb conditional instruction not in IT block cannot honor width suffix -- `%s' width suffixes are invalid in ARM mode -- `%s' attempt to use an ARM instruction on a Thumb-only processor -- `%s' FPA .unwind_save does not take a register list number of registers must be in the range [1:4] .unwind_save does not support this kind of register SP and PC not permitted in .unwind_movsp directive unexpected .unwind_movsp directive register must be either sp or set by a previousunwind_movsp directive (P (P (P (P (P (P (P (P (P ! - (P ! 0 (P 8 D (P 8 I (P Q ] (P Q b (P j v (P j { (P (P (P (P (P (P (P (P (P (P (P (P (P # (P ( (P / ; (P / ? (P G S (P G X (P _ k (P _ o (P w (P w (P (P (P (P (P (P (P (P (P (P (P (P (P % 1 (P % 7 (P @ L (P @ R (P [ g (P [ m (P ? s (P ? s (P ? (P ? (P (P (P (P (P (P (P (P (P ? (P ? , C (P ? R j (P ? y (P (P (P (P (P (P (P (P (P - (P 2 (P G (P ? : K (P ? : _ (P R d (P R y (P l } (P l (P (P (P (P $P @ $P ` $P ` $P M u H K \ 6 W Q - ] a h r 3 w } & U w N g ly O c Gy za za i t j k # x # x # p rRsSfFdDxXeEpP eE ; # @ H l 1 < l G ( H d l @ @ @ ` ` ` ` ` @ @ # , `1 ` ` `7 ` `+ `E ? `> / `] `F o `w O X b k q x ? _ 5 - - ` ` ` ` ` + ` ` B ` [ ` t ` ` i ` 9 ` ` Q ` ` ` ` ` ` / ` ! ` J ` e ` ` ` ` ` ` ` ` } ? ` ? ` ? ` ? ` 6 ? ` \ ? ` ? ` ` ` ` ! ` ) ` ` 1 ? ` 7 ? ` = F L U ` U j u " * 2 < G R ^ ? e ? q } - 5 @ # y ? _ ? 5 - ` o ! % ) - 1 6 ; E J O S W [ _ c g k s w | =q C F I 4 | H z n L O R U X [ ^ a d g j m 1 B u Y U p F s 5 k ^p } v y j | / D Y # w x u T c vc n $ ( , 0 5 : ? D I N R V Z ^ b f j n r v { j A q ! & + b ; x " & * . f 2 6 : { > B F J N R V S $ * 0 6 ^ c h m r w | Z ^ b f j n r v z ~ F " & * . 2 6 : @ F L R X _ g n v | " ( . 4 : @ F L R X ^ d j p v } $ ) . 3 8 > D J P V \ a f k p u z $ * 0 6 < B H N T [ b i p w ~ $ ( - 2 7 < A F J N R V Z ^ b f j n s x } - 3 & , 2 . 4 8 = B G L R X Q W ] l a e m u } I d h I $ ) . 3 8 = # ( - 2 7 < A E I M Q U Y ] a ^ e u U} H} h %k , V I Kq L Z> K K k Z> K K W Z> K K p Z> K K Z> ? K K Z> @ K K Z? K K Z? K K u Z> K K y Z> K K ~ Z> 8 K K X Z> 9 K K X A Z> / K K Z> 0 K K 6 Z> K K X Z> K K X > E K K > E K K > K * > K K 2 g > K K 2 > K > K K > K K > K > ' K K 2 > ( K K 2 ( > + K K > , K K A A K K n F A E K K n + A @; K K n A D< K K n | : K K 2 : K K 2 : K K 2 ] K K 2 n K K 2 K K 2 E K K & 3 E K K & 3 F K K m F K K D ( K K D ( K Y H K K v% Z> # K K /+ Z> $ K K /+ Z> % K K /+ Z> & K K /+ Q Z> K K /+ Z> K K /+ Z> 6 K K /+ Z> 7 K K /+ ! &- K K M & '. K K M & 5 2 K K " ( ; 1 K K " ( ? Z> K K ) Z> K K ) F K 2 / f > K 2 > K 2 > K @ C P K 2 @ G K 2 @ B @ K 2 @ F K 2 K 2 2 K 2 2 u K 2 2 K 2 2 " Z> K & Z> K + K 1 K 7 K = K C K I K O K U K Z ) L K o # Z * L K o # L 2 h [ L h ` < U L 2 d C L 2 ' ' h C P L 2 ' ' m C L 2 ' ' q C @ L 2 ' ' ; U L 2 2 ; U L 2 L v L NM L 2 " MQ L 2 " { L 2 % L L L L L L L L L L L L L L L L L L ! L * L 2 % 0 L 7 L @ L I L R L [ L d L m L v L L L L L L L L L L L L 2 % L L L L L L L L % L . L 7 L @ L I L R L [ L d L m L v L L L 2 % L L L L L L L L L L L L L L L L L % L . L L B L K { n B = L K { n 7 B L K { n = B L K { n C B L K { n H B L K { n O B L K { n V B L K { n ] B L K { n d B L K { n k B L K { n r B L K { n y B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n B L K { n & B L K { n - B L K { n 4 B L K { n ; B L K { n B B L K { n A G 2 K V I P G (M 2 | M X (M 2 % v (M 2 / R C (M 2 ' ' W C P (M 2 ' ' ] C (M 2 ' ' b C @ (M 2 ' ' h < U (M 2 m ; U (M 2 r ; U (M 2 w 2 2 ? ~ 2 2 ? 2 2 ? 0 2 2 ? 0 2 2 ? 0 2 2 ? 2 2 s 2 2 s 2 2 s 2 2 s 2 2 0 2 2 0 2 2 0 0 2 2 0 0 2 2 0 0 2 2 0 2 2 2 2 2 2 2 2 @ E L 2 ( [B P L 2 / [B @ L 2 / < @ L 2 H H 7 < P L 2 H H 2 2 O HV ` 2 2 z HV p 2 2 z #w k3 2 2 / `) k4 2 2 / `) o5 2 2 / `) d kD 2 2 x 2 d oG 2 2 x 2 d jC 2 2 x 2 d nF 2 2 x 2 % I P 2 2 * , @ P 2 2 l 2 @ @ 2 2 1 8 < @ 2 2 H H > < P 2 2 H H D 3 c j 2 2 0 I 1 c n 2 2 4 p = 2 2 e ; N a h 2 2 m' T b h 2 2 ; ' b 2 2 0 b 2 2 0 b 2 2 0 b 2 2 0 " b 2 2 0 ) b 2 2 0 Z a 2 2 0 a a 2 2 0 g a 2 2 0 p c 2 2 0 x c 2 2 0 c 2 2 0 c 2 2 0 c 2 2 0 c 2 2 0 a 2 2 0 a 2 2 0 a 2 2 0 e@ 2 2 0 e@ 2 2 0 e@ 2 2 0 g` 2 2 0 g` 2 2 0 g` 2 2 0 g` 2 2 0 g` 2 2 0 g` 2 2 0 fP 2 2 0 fP 2 2 0 fP 2 2 0 fP 2 2 0 ! fP 2 2 0 ( fP 2 2 0 2 e@ 2 2 0 9 e@ 2 2 0 ? e@ 2 2 0 H 2 2 N 2 T 2 Z 2 2 ` 2 2 f 2 l 2 r 2 2 x d k 2 2 D 2 ~ d h 2 2 D 2 d j @ 2 2 D 2 d h / 2 2 x 2 d o 2 2 D 2 d l 0 2 2 D 2 d n P 2 2 D 2 d l ? 2 2 x 2 h 2 2 0 p 2 2 ? p 2 2 ? t 2 2 s t 2 2 s p @ 2 2 ? p @ 2 2 ? t 2 2 s t 2 2 s u P 2 2 ? u P 2 2 ? u ` 2 2 ? u ` 2 2 ? u P 2 2 0 u P 2 2 0 p 2 2 0 p 2 2 0 p @ 2 2 0 $ p @ 2 2 0 + \2 P 2 2 1 \2 P 2 7 \2 P 2 = \2 P 2 2 C / j 2 2 E a1 J ` 2 2 s P x p 2 2 0 V x p 2 2 ? ] . n 2 2 q \5 d 2I 2 2 j " 2J 2 2 n 2 2K 2 2 r B 2L 2 2 v [ 2 2 $ } [ p 2 2 T 1 O 2 2 M M _ 2 2 M M @ @ 2 2 : @ P 2 2 : W/ 2 2 E 2 2 I0 13 | o 2 2 O13 | ` 2 2 8 n 13 z @ 2 2 13 ~ 2 2 : 2 2 h G 0 @ 2 2 + G 4 2 2 + o 2 2 / 9) @ 0 2 2 @ 0 2 2 @ 2 2 @ 2 2 D 2 2 # D 2 2 # K K 2 L K K 2 L J K K 2 L K K 2 L K K 2 L K K 2 L K K 2 L K K 2 L K K 2 L K K 2 L K K 2 L K K 2 L $ K K 2 L * K K 2 L 0 K K 2 L W E 2 . ] E 2 . 6 L 2 3 : L 2 3 > Z 2 C Z 2 H e WP 2 2 r e W@ 2 2 r e W` 2 2 r L @ E 2 2 [ ( P . 2 2 2 T x2 x2 X 0 x2 x2 \ @ x2 x2 ` P x2 x2 d C x2 x2 u u i C x2 x2 u u n C P x2 x2 u u s C P x2 x2 u u x C x2 x2 u u } C x2 x2 u u C @ x2 x2 u u C @ x2 x2 u u R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / " R ` x2 x2 / / R x2 x2 / / ( R x2 x2 / / . R x2 x2 / / 4 R x2 x2 / / : R ( x2 x2 / / ? R ( x2 x2 / / E R @ ( x2 x2 / / K R ` ( x2 x2 / / Q R 0 x2 x2 / / V R 0 x2 x2 / / \ R @ 0 x2 x2 / / b R ` 0 x2 x2 / / h R 0 x2 x2 / / m R 0 x2 x2 / / s R 0 x2 x2 / / y R 0 x2 x2 / / R 8 x2 x2 / / R 8 x2 x2 / / R @ 8 x2 x2 / / R ` 8 x2 x2 / / R @ x2 x2 / / R @ x2 x2 / / R @ @ x2 x2 / / R ` @ x2 x2 / / R @ x2 x2 / / R @ x2 x2 / / R @ x2 x2 / / R @ x2 x2 / / R H x2 x2 / / R H x2 x2 / / R @ H x2 x2 / / R ` H x2 x2 / / R P x2 x2 / / R P x2 x2 / / R @ P x2 x2 / / R ` P x2 x2 / / R P x2 x2 / / R P x2 x2 / / R P x2 x2 / / R P x2 x2 / / R X x2 x2 / / R X x2 x2 / / R @ X x2 x2 / / R ` X x2 x2 / / R ` x2 x2 / / % R ` x2 x2 / / + R @ ` x2 x2 / / 1 R ` ` x2 x2 / / 7 R ` x2 x2 / / < R ` x2 x2 / / B R ` x2 x2 / / H R ` x2 x2 / / N R h x2 x2 / / S R h x2 x2 / / Y R @ h x2 x2 / / _ R ` h x2 x2 / / e R p x2 x2 / / j R p x2 x2 / / p R @ p x2 x2 / / v R ` p x2 x2 / / | R p x2 x2 / / R p x2 x2 / / R p x2 x2 / / R p x2 x2 / / R x x2 x2 / / R x x2 x2 / / R @ x x2 x2 / / R ` x x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / " R @ x2 x2 / / ( R ` x2 x2 / / . R x2 x2 / / 3 R x2 x2 / / 9 R @ x2 x2 / / ? R ` x2 x2 / / E R x2 x2 / / J R x2 x2 / / P R x2 x2 / / V R x2 x2 / / \ R x2 x2 / / a R x2 x2 / / g R @ x2 x2 / / m R ` x2 x2 / / s R x2 x2 / / x R x2 x2 / / ~ R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / % R x2 x2 / / + R x2 x2 / / 0 R x2 x2 / / 6 R @ x2 x2 / / < R ` x2 x2 / / B R x2 x2 / / G R x2 x2 / / M R @ x2 x2 / / S R ` x2 x2 / / Y R x2 x2 / / ^ R x2 x2 / / d R x2 x2 / / j R x2 x2 / / p R x2 x2 / / u R x2 x2 / / { R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R x2 x2 / / R @ x2 x2 / / R ` x2 x2 / / R x2 x2 R x2 x2 R @ x2 x2 R ` x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R @ x2 x2 R ` x2 x2 R x2 x2 R x2 x2 R @ x2 x2 " R ` x2 x2 ( R x2 x2 - R x2 x2 3 R x2 x2 9 R x2 x2 ? R ( x2 x2 D R ( x2 x2 J R @ ( x2 x2 P R ` ( x2 x2 V R 0 x2 x2 [ R 0 x2 x2 a R @ 0 x2 x2 g R ` 0 x2 x2 m R 0 x2 x2 r R 0 x2 x2 x R 0 x2 x2 ~ R 0 x2 x2 R 8 x2 x2 R 8 x2 x2 R @ 8 x2 x2 R ` 8 x2 x2 R x2 x2 R x2 x2 R @ x2 x2 R ` x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R @ x2 x2 R ` x2 x2 R @ x2 x2 R @ x2 x2 R @ @ x2 x2 R ` @ x2 x2 R @ x2 x2 R @ x2 x2 R @ x2 x2 R @ x2 x2 R H x2 x2 R H x2 x2 R @ H x2 x2 R ` H x2 x2 % R P x2 x2 * R P x2 x2 0 R @ P x2 x2 6 R ` P x2 x2 < R P x2 x2 A R P x2 x2 G R P x2 x2 M R P x2 x2 S R X x2 x2 X R X x2 x2 ^ R @ X x2 x2 d R ` X x2 x2 j R ` x2 x2 o R ` x2 x2 u R @ ` x2 x2 { R ` ` x2 x2 R ` x2 x2 R ` x2 x2 R ` x2 x2 R ` x2 x2 R h x2 x2 R h x2 x2 R @ h x2 x2 R ` h x2 x2 R p x2 x2 R p x2 x2 R @ p x2 x2 R ` p x2 x2 R p x2 x2 R p x2 x2 R p x2 x2 R p x2 x2 R x x2 x2 R x x2 x2 R @ x x2 x2 R ` x x2 x2 R x2 x2 R x2 x2 R @ x2 x2 R ` x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 " R x2 x2 ' R x2 x2 - R @ x2 x2 3 R ` x2 x2 9 R x2 x2 > R x2 x2 D R @ x2 x2 J R ` x2 x2 P R x2 x2 U R x2 x2 [ R x2 x2 a R x2 x2 g R x2 x2 l R x2 x2 r R @ x2 x2 x R ` x2 x2 ~ R x2 x2 R x2 x2 R @ x2 x2 R ` x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R @ x2 x2 R ` x2 x2 R x2 x2 R x2 x2 R @ x2 x2 R ` x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R x2 x2 R @ x2 x2 R ` x2 x2 R x2 x2 R x2 x2 R @ x2 x2 R ` x2 x2 R x2 x2 $ R x2 x2 * R x2 x2 0 R x2 x2 6 R x2 x2 ; R x2 x2 A R @ x2 x2 G R ` x2 x2 M R x2 x2 Q R x2 x2 V R x2 x2 Z R x2 x2 _ x2 x2 p p d 0 x2 x2 p p j P x2 x2 p p p p x2 x2 p p v x2 x2 p p { x2 x2 p p x2 x2 p p x2 x2 p p x2 x2 p p 0 x2 x2 p p P x2 x2 p p p x2 x2 p p x2 x2 / / 0 x2 x2 / / P x2 x2 / / p x2 x2 / / 0 x2 x2 / / P x2 x2 / / p x2 x2 / / 0 x2 x2 / / P x2 x2 / / p x2 x2 / / 0 x2 x2 / / P x2 x2 / / p x2 x2 / / :@ p2 p2 :@ p2 p2 :@ p2 p2 :@ p2 p2 :@ p2 p2 :@ p2 p2 @ K K K K K K K K K K K K % @ K K , @ K K 3 K K ; @ K K B K K J K K M M O K K p p T C K K R R Y C K K R R ^ K K f K K n 0 K K v 0 K K ~ K K K K 0 K K 0 K K K K K K K K K K K K K K K K K K K K @ K K K K 0 K K @ 0 K K K K K K K K K K @ K K @ K K @ K K f @ @ K K P @ K K @ K K P K K @ K K p K K p K K ) ) " K K 0 0 ( K K 0 0 . 0 K K U U 4 K K U U : K K A @ K K H @ K K ) ) O K K ) ) W @ K K ) ) ^ K K ) ) f C K K ~ ~ k C K K ~ ~ p K K x K K 0 K K 0 K K K K K K K K K K K K @ K K K K 0 K K z z @ 0 K K z z K K z z K K z z K K z z K K z z @ K K z z @ K K z z @ K K z z m @ @ K K P @ K K @ K K P K K @ K K P K K l l @ K K P K K z z K K ;B ;B K K B B / K K !C !C 0 K K !C !C # 1 K K !C !C ) # " 2 K K C C . # B 4 K K C C 4 K K F F : K K 0F 0F ? K K j j E `% K K +Z +Z J `% K K X X O `% K K X X T ` c K K !U !U Y ` s K K !U !U ^ 0 K K \ \ c 8 K K \ \ h K K m K K t K K { K K K K K K C K K C K K W ! K K k k ( K K w w ( K K w w q K K G G q K K G G _ K K G G ^ K K G G _ K K G G ^ K K G G _ K K G G ^ K K G G _ K K GH GH ^ K K GH GH _ ! K K GH GH ^ ! K K GH GH _ P K K L L ^ P K K L L _ Q K K L L ^ Q K K L L _* K K ]I ]I ^* K K ]I ]I _* K K J J # ^* K K J J * ! K K P P / ! K K P P 5 ! K K P P : ! K K P P @ ! K K P P E ! K K P P K ! K K P P P ! K K P P V _ K K P P [ ^ K K P P a K K R R f K K R R l K K R R q K K R R w 0 K K R R | 0 K K R R _ K K ;T ;T ^ K K ;T ;T _ K K ;T ;T ^ K K ;T ;T _ ! K K ;T ;T ^ ! K K ;T ;T _" K K W W ^" K K W W _" K K W W ^" K K W W _" K K W W ^" K K W W _" K K W W ^" K K W W _" K K W W ^" K K W W ] A K K PT PT ] Q K K PT PT ^& K K X X ^& K K X X ] 1 K K eT eT ^ a K K !U !U ^ q K K !U !U _ K K Y Y ^ K K Y Y ^& K K +Z +Z _& a K K {Z {Z ^& a K K {Z {Z & _& q K K {Z {Z / ^& q K K {Z {Z 9 _ K K [ [ ? ^ K K [ [ F _ K K [ [ L ^ K K [ [ S _ K K \ \ Y ^ K K \ \ ` _ K K \ \ f ^ K K \ \ m _ K K \ \ t ^ K K \ \ | _ K K \ \ ^ K K \ \ 0 K K \ \ 8 K K \ \ _8 K K ~ ~ ^8 K K ~ ~ _8 ! K K ~ ~ ^8 ! K K ~ ~ _7 K K ~ ~ ^7 K K ~ ~ _7 1 K K ~ ~ ^7 1 K K ~ ~ _5 Q K K x] x] ^5 Q K K x] x] _7 A K K -^ -^ ^7 A K K -^ -^ _5 a K K ^ ^ ^5 a K K ^ ^ 4 K K ` ` 4 P K K ` ` 4 K K a a 4 P K K a a 4 K K b b 4 P K K b b 3 K K Qc Qc ! W ! K K k k ' ) K K `o `o , ) K K `o `o 2 P K K q q 8 p K K p p > K K p p D K K p p J ' K K Lr Lr P ' ! K K Lr Lr V ^ K K _r _r \ ^ 0 K K _r _r b @ K K r r i @ K K r r q ` K K r r x ` K K r r ' 1 K K s s ' A K K s s ' Q K K s s ' K K s s _ . K K s s ^ . K K s s K K t t K K t t K K t t K K t t K K t t K K t t $ " " K K u u $ " " K K u u K K + K K Bb Bb - K K _ _ . K K i` i` K K K K K K K K p K K O O p K K O O x K K O O % x K K O O , ` K K 3 ` K K ; K K B K K J @0 K K 8 8 Q @0 K K 8 8 Y H0 K K 8 8 a H0 K K 8 8 j @ K K o @ K K u H K K ! ! z H K K ! ! P K K P K K K K K K , K K E E , K K E E K K " " @ K K " " @ 1 # h2 h2 @ A $ h2 h2 @ Q % h2 h2 @ a & h2 h2 @ q ' h2 h2 @ ( h2 h2 @ ) h2 h2 @ * h2 h2 9 K K 9 K K ) ) 0 @ K K 0 @ K K 3 K K 3 K K 0 @ K K 0 @ K K 3 K K 3 K K 0 @ K K " 0 @ K K ) 3 K K 0 3 K K 7 0 @ K K > 0 @ K K E 3 K K L 3 K K p L L X X ( L L X X y , L L X X - L L X X . L L X X / L L X X S @ L L y y W P L L [ ? 0 K K Q Q b ? 0 S K K Q Q i ? 0 K K Q Q p @ K K p p w P @ K K p p ~ @ K K p p - 0 p K K - 0 p S K K - 0 p K K - p K K - p P K K - p K K - x K K - x P K K - x K K - ` K K - P ` K K - ` K K T K K p p @ K K : : K K ( K K , K K - K K . K K / K K 0 K K M M 0 P K K M M ( 0 K K M M 1 T K K M M 6 P K K < ? P K K Q Q B ? P S K K Q Q H ? P K K Q Q N K K M M T @ K K M M Z K K M M ` 0 K K h K K n K K v p K K ~ @ K K P K K K K K K K K - K K K K K K K K K K K K 0 K K K K K K K K K K ` K K ` @ K K ` K K ` K K ` P K K ! ` K K * ` 0 K K 3 ` p K K < ` K K E @ K K K @ P K K Q S@ K K W @ P K K h h ] ` K K c p K K j @ K K p P K K w K K ~ K K ` K K ` ` K K ` K K ` K K ` @ K K ` K K ` 0 K K ` p K K ` K K ` K K ` P K K ` K K K K 0 K K K K K K K K K K p K K P K K K K K K " K K + K K 4 + @ p K K : H p K K A + @ K K G H K K N + @ K K T H K K [ K K a K K h @ K K n P K K u 9 K K D D | + @ P K K H P K K + @ K K H K K + @ K K H K K + @ @ K K H @ K K + @ K K H K K + @ K K H K K + @ ` K K H ` K K + @ K K H K K + @ K K H K K @ K K @ @ K K S@ K K @ @ K K h h 0 K K K K K K p K K ' @ K K - P K K 5 K K = K K C K K K K K M M V @ K K M M a K K M M l K K M M w ` K K M M K K M M K K P K K K K K K M M @ K K M M K K M M K K M M ` K K M M K K M M K K P K K K K K K 0 K K ? L L Q Q ? S L L Q Q & ? L L Q Q . L L M M 4 ` L L M M : L L M M @ L L J P L L T L L ^ L L h ` L L r ` L L y L L L L @ L L P L L L L L L L L L L - L L P P L L L L L L 0 L L @ L L P L L ` L L p L L L L L L L L L L L L # L L , L L 5 L L > L L F L L N L L W L L ` L L h L L p L L w L L L L L L L L L L L L L L L L L L 0 L L L L L L L L C @ L L u u C @ P L L u u C P L L u u C P P L L u u C @ L L u u C @ @ L L u u C P L L u u C P @ L L u u ! E P L L p p ( E P L L M M / A L L p p 7 A L L M M ? C 0 L L p p G C 0 L L M M O Q L L p p X Q L L M M a S 0 L L p p j S 0 L L M M s D @ L L M M | D @ L L M M F ` L L M M F ` L L M M H L L M M H L L M M J L L M M J L L M M L L L M M L L L M M N L L N L L @ L L M M B L L M M F ` L L M M D @ L L M M H L L M M J L L M M L L L M M N L L M M X L L M M & Z L L M M / \ L L M M : ^ L L M M E U P L L N W p L L W 6 P L L ^ 6 P L L e I L L l K L L s Y L L { [ L L @ 0 L L M M B 0 L L M M D @ 0 L L M M F ` 0 L L M M H 0 L L J 0 L L L 0 L L N 0 L L @ L L B L L P 0 L L M M R 0 L L M M T @ 0 L L M M V ` 0 L L M M X 0 L L Z 0 L L \ 0 L L ^ 0 L L P L L R L L T @ L L ! V ` L L ) ` L L 2 ` L L ; ` L L E ` 0 L L @ @ @ @ @ @ @ @ @ @ @ @ @ 0 0 0 0 @ @ @ @ @ @ @ @ @ @ @ @A@A @ @ C C B (` p F @@@@ h x V ^ H H @C@C C C@B@B C C @ A A A A ` p @ B 0 @ @ P @ P 0 O P 0 0 _ _ ] 0 O _ o @ P - ` p ` p @ M O _ my_get_expression insert_reg_alias mapping_state find_real_start s_thumb_set symbol_locate parse_big_immediate parse_shift encode_arm_vfp_reg ) A V encode_arm_addr_mode_common encode_arm_cp_address do_vfp_nsyn_opcode do_fpa_ldmstm M M M M s s s s encode_thumb32_addr_mode do_t_branch do_t_ldst do_t_mov_cmp do_t_shift ", ", j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ , , , , j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ j+ , , 6 6 6 *7 J7 j7 neon_type_promote 8 8 09 9 8 8 8 try_vfp_nsyn do_vfp_nsyn_cmp neon_invert_size do_neon_logic , ; % H W : A ) E 0 L 7 " > 3 B O ^ do_neon_rev do_neon_mov kx x Ox Ox Ox Ox z /y Ox Ox Ox Ox Ox Ox Ox Ox Ox Ox Ox Ox ^y Ox oy Ox Ox Ox y y z [{ { | z z do_neon_ld_dup z P P P P P P P P P P P z P P P P P P P P P P P P P P P z P P P P P P P P P P P z P P P P md_convert_frag l Q 9 9 9 9 arm_relax_frag o o S 7 7 7 7 7 7 7 7 7 7 7 7 * ? 7 7 W S W 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 7 * ? W 7 7 o o F F create_unwind_entry k validate_immediate_twopart $ - 6 = B md_apply_fix e L N s u u u u u x x x x x x x x x x x x x x x x u x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x x u x x x x u x u x u set_constant_flonums md_begin m m m m m m m m m m m % m 5 parse_address_main parse_vfp_reg_list parse_shifter_operand_group_reloc parse_operands h! & * 5 ~ 5 , $ # ,4 '# % 8 4 87 + 7 2 u6 1 1 i3 q, 0 . Y- >0 N v Q Q ? 8 M & ( l ' o' ' p% C! Z A Y @ * ) P* = } F ( Q( ( ' ) ( d) & $ # '# % % & { " @" < < < < < < < < < < < < < output_inst opcode_lookup md_assemble C] C] 2] 2] $] $] !\ 2] $] s_arm_unwind_save_vfp_armv6 a a a b a c a a a a a a a a a a a c a d `m n j m n $n :n Sn jn n m %q J %q s , q q xI I { I { I { I { I { I ! fr H s H s H s x m I I @ I p I p I j I j I j I l x l I _q obj_elf_visibility j > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > > obj_elf_vtable_inherit adjust_stab_sections previous section.s sect sect.s pushsection popsection symver subsection vtable_inherit vtable_entry 2byte 4byte 8byte loc_mark_labels tls_common bss" data" bad .common segment %s .interp .strtab .symtab progbits nobits unrecognized section type ,; missing name invalid merge entity size ,comdat write alloc execinstr tls .note expected quoted string STT_FUNC STT_OBJECT tls_object STT_TLS notype STT_NOTYPE STT_COMMON unrecognized symbol type "%s" .comment .group can't create group: %s ../../../toolchain/android-toolchain/binutils-2.19/gas/config/obj-elf.c setting incorrect section type for %s ignoring incorrect section type for %s setting incorrect section attributes for %s ignoring changed section type for %s ignoring changed section attributes for %s ignoring changed section entity size for %s unrecognized .section attribute: want a,w,x,M,S,G,T entity size for SHF_MERGE not specified group name for SHF_GROUP not specified character following name is not '#' unrecognized section attribute .previous without corresponding .section; ignored .popsection without corresponding .pushsection; ignored expected comma after name in .symver missing version name in `%s' for symbol `%s' multiple versions [`%s'|`%s'] for symbol `%s' expected `%s' to have already been set for .vtable_inherit expected comma after name in .vtable_inherit expected comma after name in .vtable_entry expected comma after name `%s' in .size directive missing expression in .size directive symbol '%s' is already defined .size expression too complicated to fix up invalid attempt to declare external version name as default in symbol `%s' symbol `%s' can not be both weak and common assuming all members of group `%s' are COMDAT ? ? ? ? gen_to_words K 5 K 5 K 5 K 5 ieee_md_atof * : * * : * cannot create floating-point number ../../../toolchain/android-toolchain/binutils-2.19/gas/config/atof-ieee.c unknown binary UNKNOWN! S S 8 q No error System call error Invalid bfd target File in wrong format Invalid operation Memory exhausted No symbols No more archived files Malformed archive File format not recognized File format is ambiguous Section has no contents Bad value File truncated File too big Error reading %s: %s # bfd %s: %s BFD: %s(%s) %s[%s] BFD %s assertion fail %s:%d coff-go32 pe-i386 pei-i386 pe-x86-64 pei-x86-64 pe-arm-wince-little pei-arm-wince-little Archive object file in wrong format Archive has no index; run ranlib to add one Nonrepresentable section on output Symbol needs debug section which does not exist BFD %s internal error, aborting at %s line %d in %s BFD %s internal error, aborting at %s line %d ../../../toolchain/android-toolchain/binutils-2.19/bfd/bfd.c xS S S S DU S S S hU S T T -T FT U U ^T hT wT T T bfd_set_error _bfd_default_error_handler _bfd_set_gp_value bfd_emul_get_maxpagesize bfd_emul_get_commonpagesize ../../../toolchain/android-toolchain/binutils-2.19/bfd/coffgen.c (sec %2d)(fl 0x%02x)(ty %3x)(scl %3d) (nx %d) 0x AUX scnlen 0x%lx nreloc %d nlnno %d checksum 0x%lx assoc %d comdat %d AUX tagndx %ld ttlsiz 0x%lx lnnos %ld next %ld AUX lnno %d size 0x%x tagndx %ld coff_fix_symbol_name strange .file %B: bad string table size %lu coff %s %s [%3ld] File endndx %ld %s : %4d : %-5s %s %s %s bfd_put_bits bfd_get_bits _bfd_generic_get_section_contents_in_window ../../../toolchain/android-toolchain/binutils-2.19/bfd/libbfd.c %B: compiled for a big endian system and target is little endian %B: compiled for a little endian system and target is big endian Deprecated %s called at %s line %d in %s Deprecated %s called o L S bfd_fdopenr 0 w,a Q m jp5 c d 2 y +L | ~ - d jHq A } mQ V l kdz b e O\ l cc= n;^ iL A` rqg jm Zjz ' }D h i]Wb ge q6l knv + Zz J go C ` ~ 8R O g gW ?K6 H + L J 6`z A ` U g n1y iF a f o%6 hR w G "/& U ; ( Z + j \ 1 , [ d & c ju m ?6 g r W J z + {8 |! B hn [& w owG Z pj ; f\ e i b kaE l x T N 9a&g ` MGiI wn>Jj Z f @ ; 7S G 0 0 S $ 6 )W T g #.zf Ja h] +o*7 Z -r+ .gnu_debuglink ../../../toolchain/android-toolchain/binutils-2.19/bfd/opncls.c @@uninitialized@@ BFD_RELOC_64 BFD_RELOC_32 BFD_RELOC_26 BFD_RELOC_24 BFD_RELOC_16 BFD_RELOC_14 BFD_RELOC_8 BFD_RELOC_64_PCREL BFD_RELOC_32_PCREL BFD_RELOC_24_PCREL BFD_RELOC_16_PCREL BFD_RELOC_12_PCREL BFD_RELOC_8_PCREL BFD_RELOC_32_SECREL BFD_RELOC_32_GOT_PCREL BFD_RELOC_16_GOT_PCREL BFD_RELOC_8_GOT_PCREL BFD_RELOC_32_GOTOFF BFD_RELOC_16_GOTOFF BFD_RELOC_LO16_GOTOFF BFD_RELOC_HI16_GOTOFF BFD_RELOC_HI16_S_GOTOFF BFD_RELOC_8_GOTOFF BFD_RELOC_64_PLT_PCREL BFD_RELOC_32_PLT_PCREL BFD_RELOC_24_PLT_PCREL BFD_RELOC_16_PLT_PCREL BFD_RELOC_8_PLT_PCREL BFD_RELOC_64_PLTOFF BFD_RELOC_32_PLTOFF BFD_RELOC_16_PLTOFF BFD_RELOC_LO16_PLTOFF BFD_RELOC_HI16_PLTOFF BFD_RELOC_HI16_S_PLTOFF BFD_RELOC_8_PLTOFF BFD_RELOC_68K_GLOB_DAT BFD_RELOC_68K_JMP_SLOT BFD_RELOC_68K_RELATIVE BFD_RELOC_32_BASEREL BFD_RELOC_16_BASEREL BFD_RELOC_LO16_BASEREL BFD_RELOC_HI16_BASEREL BFD_RELOC_HI16_S_BASEREL BFD_RELOC_8_BASEREL BFD_RELOC_RVA BFD_RELOC_8_FFnn BFD_RELOC_32_PCREL_S2 BFD_RELOC_16_PCREL_S2 BFD_RELOC_23_PCREL_S2 BFD_RELOC_HI22 BFD_RELOC_LO10 BFD_RELOC_GPREL16 BFD_RELOC_GPREL32 BFD_RELOC_I960_CALLJ BFD_RELOC_NONE BFD_RELOC_SPARC_WDISP22 BFD_RELOC_SPARC22 BFD_RELOC_SPARC13 BFD_RELOC_SPARC_GOT10 BFD_RELOC_SPARC_GOT13 BFD_RELOC_SPARC_GOT22 BFD_RELOC_SPARC_PC10 BFD_RELOC_SPARC_PC22 BFD_RELOC_SPARC_WPLT30 BFD_RELOC_SPARC_COPY BFD_RELOC_SPARC_GLOB_DAT BFD_RELOC_SPARC_JMP_SLOT BFD_RELOC_SPARC_RELATIVE BFD_RELOC_SPARC_UA16 BFD_RELOC_SPARC_UA32 BFD_RELOC_SPARC_UA64 BFD_RELOC_SPARC_GOTDATA_HIX22 BFD_RELOC_SPARC_GOTDATA_LOX10 BFD_RELOC_SPARC_GOTDATA_OP BFD_RELOC_SPARC_BASE13 BFD_RELOC_SPARC_BASE22 BFD_RELOC_SPARC_10 BFD_RELOC_SPARC_11 BFD_RELOC_SPARC_OLO10 BFD_RELOC_SPARC_HH22 BFD_RELOC_SPARC_HM10 BFD_RELOC_SPARC_LM22 BFD_RELOC_SPARC_PC_HH22 BFD_RELOC_SPARC_PC_HM10 BFD_RELOC_SPARC_PC_LM22 BFD_RELOC_SPARC_WDISP16 BFD_RELOC_SPARC_WDISP19 BFD_RELOC_SPARC_7 BFD_RELOC_SPARC_6 BFD_RELOC_SPARC_5 BFD_RELOC_SPARC_PLT32 BFD_RELOC_SPARC_PLT64 BFD_RELOC_SPARC_HIX22 BFD_RELOC_SPARC_LOX10 BFD_RELOC_SPARC_H44 BFD_RELOC_SPARC_M44 BFD_RELOC_SPARC_L44 BFD_RELOC_SPARC_REGISTER BFD_RELOC_SPARC_REV32 BFD_RELOC_SPARC_TLS_GD_HI22 BFD_RELOC_SPARC_TLS_GD_LO10 BFD_RELOC_SPARC_TLS_GD_ADD BFD_RELOC_SPARC_TLS_GD_CALL BFD_RELOC_SPARC_TLS_LDM_HI22 BFD_RELOC_SPARC_TLS_LDM_LO10 BFD_RELOC_SPARC_TLS_LDM_ADD BFD_RELOC_SPARC_TLS_LDM_CALL BFD_RELOC_SPARC_TLS_LDO_HIX22 BFD_RELOC_SPARC_TLS_LDO_LOX10 BFD_RELOC_SPARC_TLS_LDO_ADD BFD_RELOC_SPARC_TLS_IE_HI22 BFD_RELOC_SPARC_TLS_IE_LO10 BFD_RELOC_SPARC_TLS_IE_LD BFD_RELOC_SPARC_TLS_IE_LDX BFD_RELOC_SPARC_TLS_IE_ADD BFD_RELOC_SPARC_TLS_LE_HIX22 BFD_RELOC_SPARC_TLS_LE_LOX10 BFD_RELOC_SPARC_TLS_DTPMOD32 BFD_RELOC_SPARC_TLS_DTPMOD64 BFD_RELOC_SPARC_TLS_DTPOFF32 BFD_RELOC_SPARC_TLS_DTPOFF64 BFD_RELOC_SPARC_TLS_TPOFF32 BFD_RELOC_SPARC_TLS_TPOFF64 BFD_RELOC_SPU_IMM7 BFD_RELOC_SPU_IMM8 BFD_RELOC_SPU_IMM10 BFD_RELOC_SPU_IMM10W BFD_RELOC_SPU_IMM16 BFD_RELOC_SPU_IMM16W BFD_RELOC_SPU_IMM18 BFD_RELOC_SPU_PCREL9a BFD_RELOC_SPU_PCREL9b BFD_RELOC_SPU_PCREL16 BFD_RELOC_SPU_LO16 BFD_RELOC_SPU_HI16 BFD_RELOC_SPU_PPU32 BFD_RELOC_SPU_PPU64 BFD_RELOC_ALPHA_GPDISP_HI16 BFD_RELOC_ALPHA_GPDISP_LO16 BFD_RELOC_ALPHA_GPDISP BFD_RELOC_ALPHA_LITERAL BFD_RELOC_ALPHA_ELF_LITERAL BFD_RELOC_ALPHA_LITUSE BFD_RELOC_ALPHA_HINT BFD_RELOC_ALPHA_LINKAGE BFD_RELOC_ALPHA_CODEADDR BFD_RELOC_ALPHA_GPREL_HI16 BFD_RELOC_ALPHA_GPREL_LO16 BFD_RELOC_ALPHA_BRSGP BFD_RELOC_ALPHA_TLSGD BFD_RELOC_ALPHA_TLSLDM BFD_RELOC_ALPHA_DTPMOD64 BFD_RELOC_ALPHA_GOTDTPREL16 BFD_RELOC_ALPHA_DTPREL64 BFD_RELOC_ALPHA_DTPREL_HI16 BFD_RELOC_ALPHA_DTPREL_LO16 BFD_RELOC_ALPHA_DTPREL16 BFD_RELOC_ALPHA_GOTTPREL16 BFD_RELOC_ALPHA_TPREL64 BFD_RELOC_ALPHA_TPREL_HI16 BFD_RELOC_ALPHA_TPREL_LO16 BFD_RELOC_ALPHA_TPREL16 BFD_RELOC_MIPS_JMP BFD_RELOC_MIPS16_JMP BFD_RELOC_MIPS16_GPREL BFD_RELOC_HI16 BFD_RELOC_HI16_S BFD_RELOC_LO16 BFD_RELOC_HI16_PCREL BFD_RELOC_HI16_S_PCREL BFD_RELOC_LO16_PCREL BFD_RELOC_MIPS16_GOT16 BFD_RELOC_MIPS16_CALL16 BFD_RELOC_MIPS16_HI16 BFD_RELOC_MIPS16_HI16_S BFD_RELOC_MIPS16_LO16 BFD_RELOC_MIPS_LITERAL BFD_RELOC_MIPS_GOT16 BFD_RELOC_MIPS_CALL16 BFD_RELOC_MIPS_GOT_HI16 BFD_RELOC_MIPS_GOT_LO16 BFD_RELOC_MIPS_CALL_HI16 BFD_RELOC_MIPS_CALL_LO16 BFD_RELOC_MIPS_SUB BFD_RELOC_MIPS_GOT_PAGE BFD_RELOC_MIPS_GOT_OFST BFD_RELOC_MIPS_GOT_DISP BFD_RELOC_MIPS_SHIFT5 BFD_RELOC_MIPS_SHIFT6 BFD_RELOC_MIPS_INSERT_A BFD_RELOC_MIPS_INSERT_B BFD_RELOC_MIPS_DELETE BFD_RELOC_MIPS_HIGHEST BFD_RELOC_MIPS_HIGHER BFD_RELOC_MIPS_SCN_DISP BFD_RELOC_MIPS_REL16 BFD_RELOC_MIPS_RELGOT BFD_RELOC_MIPS_JALR BFD_RELOC_MIPS_TLS_DTPMOD32 BFD_RELOC_MIPS_TLS_DTPREL32 BFD_RELOC_MIPS_TLS_DTPMOD64 BFD_RELOC_MIPS_TLS_DTPREL64 BFD_RELOC_MIPS_TLS_GD BFD_RELOC_MIPS_TLS_LDM BFD_RELOC_MIPS_TLS_GOTTPREL BFD_RELOC_MIPS_TLS_TPREL32 BFD_RELOC_MIPS_TLS_TPREL64 BFD_RELOC_MIPS_TLS_TPREL_HI16 BFD_RELOC_MIPS_TLS_TPREL_LO16 BFD_RELOC_MIPS_COPY BFD_RELOC_MIPS_JUMP_SLOT BFD_RELOC_FRV_LABEL16 BFD_RELOC_FRV_LABEL24 BFD_RELOC_FRV_LO16 BFD_RELOC_FRV_HI16 BFD_RELOC_FRV_GPREL12 BFD_RELOC_FRV_GPRELU12 BFD_RELOC_FRV_GPREL32 BFD_RELOC_FRV_GPRELHI BFD_RELOC_FRV_GPRELLO BFD_RELOC_FRV_GOT12 BFD_RELOC_FRV_GOTHI BFD_RELOC_FRV_GOTLO BFD_RELOC_FRV_FUNCDESC BFD_RELOC_FRV_FUNCDESC_GOT12 BFD_RELOC_FRV_FUNCDESC_GOTHI BFD_RELOC_FRV_FUNCDESC_GOTLO BFD_RELOC_FRV_FUNCDESC_VALUE BFD_RELOC_FRV_GOTOFF12 BFD_RELOC_FRV_GOTOFFHI BFD_RELOC_FRV_GOTOFFLO BFD_RELOC_FRV_GETTLSOFF BFD_RELOC_FRV_TLSDESC_VALUE BFD_RELOC_FRV_GOTTLSDESC12 BFD_RELOC_FRV_GOTTLSDESCHI BFD_RELOC_FRV_GOTTLSDESCLO BFD_RELOC_FRV_TLSMOFF12 BFD_RELOC_FRV_TLSMOFFHI BFD_RELOC_FRV_TLSMOFFLO BFD_RELOC_FRV_GOTTLSOFF12 BFD_RELOC_FRV_GOTTLSOFFHI BFD_RELOC_FRV_GOTTLSOFFLO BFD_RELOC_FRV_TLSOFF BFD_RELOC_FRV_TLSDESC_RELAX BFD_RELOC_FRV_GETTLSOFF_RELAX BFD_RELOC_FRV_TLSOFF_RELAX BFD_RELOC_FRV_TLSMOFF BFD_RELOC_MN10300_GOTOFF24 BFD_RELOC_MN10300_GOT32 BFD_RELOC_MN10300_GOT24 BFD_RELOC_MN10300_GOT16 BFD_RELOC_MN10300_COPY BFD_RELOC_MN10300_GLOB_DAT BFD_RELOC_MN10300_JMP_SLOT BFD_RELOC_MN10300_RELATIVE BFD_RELOC_MN10300_SYM_DIFF BFD_RELOC_MN10300_ALIGN BFD_RELOC_386_GOT32 BFD_RELOC_386_PLT32 BFD_RELOC_386_COPY BFD_RELOC_386_GLOB_DAT BFD_RELOC_386_JUMP_SLOT BFD_RELOC_386_RELATIVE BFD_RELOC_386_GOTOFF BFD_RELOC_386_GOTPC BFD_RELOC_386_TLS_TPOFF BFD_RELOC_386_TLS_IE BFD_RELOC_386_TLS_GOTIE BFD_RELOC_386_TLS_LE BFD_RELOC_386_TLS_GD BFD_RELOC_386_TLS_LDM BFD_RELOC_386_TLS_LDO_32 BFD_RELOC_386_TLS_IE_32 BFD_RELOC_386_TLS_LE_32 BFD_RELOC_386_TLS_DTPMOD32 BFD_RELOC_386_TLS_DTPOFF32 BFD_RELOC_386_TLS_TPOFF32 BFD_RELOC_386_TLS_GOTDESC BFD_RELOC_386_TLS_DESC_CALL BFD_RELOC_386_TLS_DESC BFD_RELOC_X86_64_GOT32 BFD_RELOC_X86_64_PLT32 BFD_RELOC_X86_64_COPY BFD_RELOC_X86_64_GLOB_DAT BFD_RELOC_X86_64_JUMP_SLOT BFD_RELOC_X86_64_RELATIVE BFD_RELOC_X86_64_GOTPCREL BFD_RELOC_X86_64_32S BFD_RELOC_X86_64_DTPMOD64 BFD_RELOC_X86_64_DTPOFF64 BFD_RELOC_X86_64_TPOFF64 BFD_RELOC_X86_64_TLSGD BFD_RELOC_X86_64_TLSLD BFD_RELOC_X86_64_DTPOFF32 BFD_RELOC_X86_64_GOTTPOFF BFD_RELOC_X86_64_TPOFF32 BFD_RELOC_X86_64_GOTOFF64 BFD_RELOC_X86_64_GOTPC32 BFD_RELOC_X86_64_GOT64 BFD_RELOC_X86_64_GOTPCREL64 BFD_RELOC_X86_64_GOTPC64 BFD_RELOC_X86_64_GOTPLT64 BFD_RELOC_X86_64_PLTOFF64 BFD_RELOC_X86_64_TLSDESC_CALL BFD_RELOC_X86_64_TLSDESC BFD_RELOC_NS32K_IMM_8 BFD_RELOC_NS32K_IMM_16 BFD_RELOC_NS32K_IMM_32 BFD_RELOC_NS32K_IMM_8_PCREL BFD_RELOC_NS32K_IMM_16_PCREL BFD_RELOC_NS32K_IMM_32_PCREL BFD_RELOC_NS32K_DISP_8 BFD_RELOC_NS32K_DISP_16 BFD_RELOC_NS32K_DISP_32 BFD_RELOC_NS32K_DISP_8_PCREL BFD_RELOC_NS32K_DISP_16_PCREL BFD_RELOC_NS32K_DISP_32_PCREL BFD_RELOC_PDP11_DISP_8_PCREL BFD_RELOC_PDP11_DISP_6_PCREL BFD_RELOC_PJ_CODE_HI16 BFD_RELOC_PJ_CODE_LO16 BFD_RELOC_PJ_CODE_DIR16 BFD_RELOC_PJ_CODE_DIR32 BFD_RELOC_PJ_CODE_REL16 BFD_RELOC_PJ_CODE_REL32 BFD_RELOC_PPC_B26 BFD_RELOC_PPC_BA26 BFD_RELOC_PPC_TOC16 BFD_RELOC_PPC_B16 BFD_RELOC_PPC_B16_BRTAKEN BFD_RELOC_PPC_B16_BRNTAKEN BFD_RELOC_PPC_BA16 BFD_RELOC_PPC_BA16_BRTAKEN BFD_RELOC_PPC_BA16_BRNTAKEN BFD_RELOC_PPC_COPY BFD_RELOC_PPC_GLOB_DAT BFD_RELOC_PPC_JMP_SLOT BFD_RELOC_PPC_RELATIVE BFD_RELOC_PPC_LOCAL24PC BFD_RELOC_PPC_EMB_NADDR32 BFD_RELOC_PPC_EMB_NADDR16 BFD_RELOC_PPC_EMB_NADDR16_LO BFD_RELOC_PPC_EMB_NADDR16_HI BFD_RELOC_PPC_EMB_NADDR16_HA BFD_RELOC_PPC_EMB_SDAI16 BFD_RELOC_PPC_EMB_SDA2I16 BFD_RELOC_PPC_EMB_SDA2REL BFD_RELOC_PPC_EMB_SDA21 BFD_RELOC_PPC_EMB_MRKREF BFD_RELOC_PPC_EMB_RELSEC16 BFD_RELOC_PPC_EMB_RELST_LO BFD_RELOC_PPC_EMB_RELST_HI BFD_RELOC_PPC_EMB_RELST_HA BFD_RELOC_PPC_EMB_BIT_FLD BFD_RELOC_PPC_EMB_RELSDA BFD_RELOC_PPC64_HIGHER BFD_RELOC_PPC64_HIGHER_S BFD_RELOC_PPC64_HIGHEST BFD_RELOC_PPC64_HIGHEST_S BFD_RELOC_PPC64_TOC16_LO BFD_RELOC_PPC64_TOC16_HI BFD_RELOC_PPC64_TOC16_HA BFD_RELOC_PPC64_TOC BFD_RELOC_PPC64_PLTGOT16 BFD_RELOC_PPC64_PLTGOT16_LO BFD_RELOC_PPC64_PLTGOT16_HI BFD_RELOC_PPC64_PLTGOT16_HA BFD_RELOC_PPC64_ADDR16_DS BFD_RELOC_PPC64_ADDR16_LO_DS BFD_RELOC_PPC64_GOT16_DS BFD_RELOC_PPC64_GOT16_LO_DS BFD_RELOC_PPC64_PLT16_LO_DS BFD_RELOC_PPC64_SECTOFF_DS BFD_RELOC_PPC64_SECTOFF_LO_DS BFD_RELOC_PPC64_TOC16_DS BFD_RELOC_PPC64_TOC16_LO_DS BFD_RELOC_PPC64_PLTGOT16_DS BFD_RELOC_PPC_TLS BFD_RELOC_PPC_DTPMOD BFD_RELOC_PPC_TPREL16 BFD_RELOC_PPC_TPREL16_LO BFD_RELOC_PPC_TPREL16_HI BFD_RELOC_PPC_TPREL16_HA BFD_RELOC_PPC_TPREL BFD_RELOC_PPC_DTPREL16 BFD_RELOC_PPC_DTPREL16_LO BFD_RELOC_PPC_DTPREL16_HI BFD_RELOC_PPC_DTPREL16_HA BFD_RELOC_PPC_DTPREL BFD_RELOC_PPC_GOT_TLSGD16 BFD_RELOC_PPC_GOT_TLSGD16_LO BFD_RELOC_PPC_GOT_TLSGD16_HI BFD_RELOC_PPC_GOT_TLSGD16_HA BFD_RELOC_PPC_GOT_TLSLD16 BFD_RELOC_PPC_GOT_TLSLD16_LO BFD_RELOC_PPC_GOT_TLSLD16_HI BFD_RELOC_PPC_GOT_TLSLD16_HA BFD_RELOC_PPC_GOT_TPREL16 BFD_RELOC_PPC_GOT_TPREL16_LO BFD_RELOC_PPC_GOT_TPREL16_HI BFD_RELOC_PPC_GOT_TPREL16_HA BFD_RELOC_PPC_GOT_DTPREL16 BFD_RELOC_PPC_GOT_DTPREL16_LO BFD_RELOC_PPC_GOT_DTPREL16_HI BFD_RELOC_PPC_GOT_DTPREL16_HA BFD_RELOC_PPC64_TPREL16_DS BFD_RELOC_PPC64_TPREL16_LO_DS BFD_RELOC_PPC64_DTPREL16_DS BFD_RELOC_I370_D12 BFD_RELOC_CTOR BFD_RELOC_ARM_PCREL_BRANCH BFD_RELOC_ARM_PCREL_BLX BFD_RELOC_THUMB_PCREL_BLX BFD_RELOC_ARM_PCREL_CALL BFD_RELOC_ARM_PCREL_JUMP BFD_RELOC_THUMB_PCREL_BRANCH7 BFD_RELOC_THUMB_PCREL_BRANCH9 BFD_RELOC_ARM_OFFSET_IMM BFD_RELOC_ARM_THUMB_OFFSET BFD_RELOC_ARM_TARGET1 BFD_RELOC_ARM_ROSEGREL32 BFD_RELOC_ARM_SBREL32 BFD_RELOC_ARM_TARGET2 BFD_RELOC_ARM_PREL31 BFD_RELOC_ARM_MOVW BFD_RELOC_ARM_MOVT BFD_RELOC_ARM_MOVW_PCREL BFD_RELOC_ARM_MOVT_PCREL BFD_RELOC_ARM_THUMB_MOVW BFD_RELOC_ARM_THUMB_MOVT BFD_RELOC_ARM_JUMP_SLOT BFD_RELOC_ARM_GLOB_DAT BFD_RELOC_ARM_GOT32 BFD_RELOC_ARM_PLT32 BFD_RELOC_ARM_RELATIVE BFD_RELOC_ARM_GOTOFF BFD_RELOC_ARM_GOTPC BFD_RELOC_ARM_TLS_GD32 BFD_RELOC_ARM_TLS_LDO32 BFD_RELOC_ARM_TLS_LDM32 BFD_RELOC_ARM_TLS_DTPOFF32 BFD_RELOC_ARM_TLS_DTPMOD32 BFD_RELOC_ARM_TLS_TPOFF32 BFD_RELOC_ARM_TLS_IE32 BFD_RELOC_ARM_TLS_LE32 BFD_RELOC_ARM_ALU_PC_G0_NC BFD_RELOC_ARM_ALU_PC_G0 BFD_RELOC_ARM_ALU_PC_G1_NC BFD_RELOC_ARM_ALU_PC_G1 BFD_RELOC_ARM_ALU_PC_G2 BFD_RELOC_ARM_LDR_PC_G0 BFD_RELOC_ARM_LDR_PC_G1 BFD_RELOC_ARM_LDR_PC_G2 BFD_RELOC_ARM_LDRS_PC_G0 BFD_RELOC_ARM_LDRS_PC_G1 BFD_RELOC_ARM_LDRS_PC_G2 BFD_RELOC_ARM_LDC_PC_G0 BFD_RELOC_ARM_LDC_PC_G1 BFD_RELOC_ARM_LDC_PC_G2 BFD_RELOC_ARM_ALU_SB_G0_NC BFD_RELOC_ARM_ALU_SB_G0 BFD_RELOC_ARM_ALU_SB_G1_NC BFD_RELOC_ARM_ALU_SB_G1 BFD_RELOC_ARM_ALU_SB_G2 BFD_RELOC_ARM_LDR_SB_G0 BFD_RELOC_ARM_LDR_SB_G1 BFD_RELOC_ARM_LDR_SB_G2 BFD_RELOC_ARM_LDRS_SB_G0 BFD_RELOC_ARM_LDRS_SB_G1 BFD_RELOC_ARM_LDRS_SB_G2 BFD_RELOC_ARM_LDC_SB_G0 BFD_RELOC_ARM_LDC_SB_G1 BFD_RELOC_ARM_LDC_SB_G2 BFD_RELOC_ARM_V4BX BFD_RELOC_ARM_IMMEDIATE BFD_RELOC_ARM_ADRL_IMMEDIATE BFD_RELOC_ARM_T32_IMMEDIATE BFD_RELOC_ARM_T32_ADD_IMM BFD_RELOC_ARM_T32_IMM12 BFD_RELOC_ARM_T32_ADD_PC12 BFD_RELOC_ARM_SHIFT_IMM BFD_RELOC_ARM_SMC BFD_RELOC_ARM_SWI BFD_RELOC_ARM_MULTI BFD_RELOC_ARM_CP_OFF_IMM BFD_RELOC_ARM_CP_OFF_IMM_S2 BFD_RELOC_ARM_T32_CP_OFF_IMM BFD_RELOC_ARM_ADR_IMM BFD_RELOC_ARM_LDR_IMM BFD_RELOC_ARM_LITERAL BFD_RELOC_ARM_IN_POOL BFD_RELOC_ARM_OFFSET_IMM8 BFD_RELOC_ARM_T32_OFFSET_U8 BFD_RELOC_ARM_T32_OFFSET_IMM BFD_RELOC_ARM_HWLITERAL BFD_RELOC_ARM_THUMB_ADD BFD_RELOC_ARM_THUMB_IMM BFD_RELOC_ARM_THUMB_SHIFT BFD_RELOC_SH_PCDISP8BY2 BFD_RELOC_SH_PCDISP12BY2 BFD_RELOC_SH_IMM3 BFD_RELOC_SH_IMM3U BFD_RELOC_SH_DISP12 BFD_RELOC_SH_DISP12BY2 BFD_RELOC_SH_DISP12BY4 BFD_RELOC_SH_DISP12BY8 BFD_RELOC_SH_DISP20 BFD_RELOC_SH_DISP20BY8 BFD_RELOC_SH_IMM4 BFD_RELOC_SH_IMM4BY2 BFD_RELOC_SH_IMM4BY4 BFD_RELOC_SH_IMM8 BFD_RELOC_SH_IMM8BY2 BFD_RELOC_SH_IMM8BY4 BFD_RELOC_SH_PCRELIMM8BY2 BFD_RELOC_SH_PCRELIMM8BY4 BFD_RELOC_SH_SWITCH16 BFD_RELOC_SH_SWITCH32 BFD_RELOC_SH_USES BFD_RELOC_SH_COUNT BFD_RELOC_SH_ALIGN BFD_RELOC_SH_CODE BFD_RELOC_SH_DATA BFD_RELOC_SH_LABEL BFD_RELOC_SH_LOOP_START BFD_RELOC_SH_LOOP_END BFD_RELOC_SH_COPY BFD_RELOC_SH_GLOB_DAT BFD_RELOC_SH_JMP_SLOT BFD_RELOC_SH_RELATIVE BFD_RELOC_SH_GOTPC BFD_RELOC_SH_GOT_LOW16 BFD_RELOC_SH_GOT_MEDLOW16 BFD_RELOC_SH_GOT_MEDHI16 BFD_RELOC_SH_GOT_HI16 BFD_RELOC_SH_GOTPLT_LOW16 BFD_RELOC_SH_GOTPLT_MEDLOW16 BFD_RELOC_SH_GOTPLT_MEDHI16 BFD_RELOC_SH_GOTPLT_HI16 BFD_RELOC_SH_PLT_LOW16 BFD_RELOC_SH_PLT_MEDLOW16 BFD_RELOC_SH_PLT_MEDHI16 BFD_RELOC_SH_PLT_HI16 BFD_RELOC_SH_GOTOFF_LOW16 BFD_RELOC_SH_GOTOFF_MEDLOW16 BFD_RELOC_SH_GOTOFF_MEDHI16 BFD_RELOC_SH_GOTOFF_HI16 BFD_RELOC_SH_GOTPC_LOW16 BFD_RELOC_SH_GOTPC_MEDLOW16 BFD_RELOC_SH_GOTPC_MEDHI16 BFD_RELOC_SH_GOTPC_HI16 BFD_RELOC_SH_COPY64 BFD_RELOC_SH_GLOB_DAT64 BFD_RELOC_SH_JMP_SLOT64 BFD_RELOC_SH_RELATIVE64 BFD_RELOC_SH_GOT10BY4 BFD_RELOC_SH_GOT10BY8 BFD_RELOC_SH_GOTPLT10BY4 BFD_RELOC_SH_GOTPLT10BY8 BFD_RELOC_SH_GOTPLT32 BFD_RELOC_SH_SHMEDIA_CODE BFD_RELOC_SH_IMMU5 BFD_RELOC_SH_IMMS6 BFD_RELOC_SH_IMMS6BY32 BFD_RELOC_SH_IMMU6 BFD_RELOC_SH_IMMS10 BFD_RELOC_SH_IMMS10BY2 BFD_RELOC_SH_IMMS10BY4 BFD_RELOC_SH_IMMS10BY8 BFD_RELOC_SH_IMMS16 BFD_RELOC_SH_IMMU16 BFD_RELOC_SH_IMM_LOW16 BFD_RELOC_SH_IMM_LOW16_PCREL BFD_RELOC_SH_IMM_MEDLOW16 BFD_RELOC_SH_IMM_MEDHI16 BFD_RELOC_SH_IMM_HI16 BFD_RELOC_SH_IMM_HI16_PCREL BFD_RELOC_SH_PT_16 BFD_RELOC_SH_TLS_GD_32 BFD_RELOC_SH_TLS_LD_32 BFD_RELOC_SH_TLS_LDO_32 BFD_RELOC_SH_TLS_IE_32 BFD_RELOC_SH_TLS_LE_32 BFD_RELOC_SH_TLS_DTPMOD32 BFD_RELOC_SH_TLS_DTPOFF32 BFD_RELOC_SH_TLS_TPOFF32 BFD_RELOC_ARC_B22_PCREL BFD_RELOC_ARC_B26 BFD_RELOC_BFIN_16_IMM BFD_RELOC_BFIN_16_HIGH BFD_RELOC_BFIN_4_PCREL BFD_RELOC_BFIN_5_PCREL BFD_RELOC_BFIN_16_LOW BFD_RELOC_BFIN_10_PCREL BFD_RELOC_BFIN_11_PCREL BFD_RELOC_BFIN_12_PCREL_JUMP BFD_RELOC_BFIN_GOT17M4 BFD_RELOC_BFIN_GOTHI BFD_RELOC_BFIN_GOTLO BFD_RELOC_BFIN_FUNCDESC BFD_RELOC_BFIN_FUNCDESC_GOTHI BFD_RELOC_BFIN_FUNCDESC_GOTLO BFD_RELOC_BFIN_FUNCDESC_VALUE BFD_RELOC_BFIN_GOTOFF17M4 BFD_RELOC_BFIN_GOTOFFHI BFD_RELOC_BFIN_GOTOFFLO BFD_RELOC_BFIN_GOT BFD_RELOC_BFIN_PLTPC BFD_ARELOC_BFIN_PUSH BFD_ARELOC_BFIN_CONST BFD_ARELOC_BFIN_ADD BFD_ARELOC_BFIN_SUB BFD_ARELOC_BFIN_MULT BFD_ARELOC_BFIN_DIV BFD_ARELOC_BFIN_MOD BFD_ARELOC_BFIN_LSHIFT BFD_ARELOC_BFIN_RSHIFT BFD_ARELOC_BFIN_AND BFD_ARELOC_BFIN_OR BFD_ARELOC_BFIN_XOR BFD_ARELOC_BFIN_LAND BFD_ARELOC_BFIN_LOR BFD_ARELOC_BFIN_LEN BFD_ARELOC_BFIN_NEG BFD_ARELOC_BFIN_COMP BFD_ARELOC_BFIN_PAGE BFD_ARELOC_BFIN_HWPAGE BFD_ARELOC_BFIN_ADDR BFD_RELOC_D10V_10_PCREL_R BFD_RELOC_D10V_10_PCREL_L BFD_RELOC_D10V_18 BFD_RELOC_D10V_18_PCREL BFD_RELOC_D30V_6 BFD_RELOC_D30V_9_PCREL BFD_RELOC_D30V_9_PCREL_R BFD_RELOC_D30V_15 BFD_RELOC_D30V_15_PCREL BFD_RELOC_D30V_15_PCREL_R BFD_RELOC_D30V_21 BFD_RELOC_D30V_21_PCREL BFD_RELOC_D30V_21_PCREL_R BFD_RELOC_D30V_32 BFD_RELOC_D30V_32_PCREL BFD_RELOC_DLX_HI16_S BFD_RELOC_DLX_LO16 BFD_RELOC_DLX_JMP26 BFD_RELOC_M32C_HI8 BFD_RELOC_M32C_RL_JUMP BFD_RELOC_M32C_RL_1ADDR BFD_RELOC_M32C_RL_2ADDR BFD_RELOC_M32R_24 BFD_RELOC_M32R_10_PCREL BFD_RELOC_M32R_18_PCREL BFD_RELOC_M32R_26_PCREL BFD_RELOC_M32R_HI16_ULO BFD_RELOC_M32R_HI16_SLO BFD_RELOC_M32R_LO16 BFD_RELOC_M32R_SDA16 BFD_RELOC_M32R_GOT24 BFD_RELOC_M32R_26_PLTREL BFD_RELOC_M32R_COPY BFD_RELOC_M32R_GLOB_DAT BFD_RELOC_M32R_JMP_SLOT BFD_RELOC_M32R_RELATIVE BFD_RELOC_M32R_GOTOFF BFD_RELOC_M32R_GOTOFF_HI_ULO BFD_RELOC_M32R_GOTOFF_HI_SLO BFD_RELOC_M32R_GOTOFF_LO BFD_RELOC_M32R_GOTPC24 BFD_RELOC_M32R_GOT16_HI_ULO BFD_RELOC_M32R_GOT16_HI_SLO BFD_RELOC_M32R_GOT16_LO BFD_RELOC_M32R_GOTPC_HI_ULO BFD_RELOC_M32R_GOTPC_HI_SLO BFD_RELOC_M32R_GOTPC_LO BFD_RELOC_V850_9_PCREL BFD_RELOC_V850_22_PCREL BFD_RELOC_V850_TDA_6_8_OFFSET BFD_RELOC_V850_TDA_7_8_OFFSET BFD_RELOC_V850_TDA_7_7_OFFSET BFD_RELOC_V850_TDA_4_5_OFFSET BFD_RELOC_V850_TDA_4_4_OFFSET BFD_RELOC_V850_LONGCALL BFD_RELOC_V850_LONGJUMP BFD_RELOC_V850_ALIGN BFD_RELOC_MN10300_32_PCREL BFD_RELOC_MN10300_16_PCREL BFD_RELOC_TIC30_LDP BFD_RELOC_TIC54X_PARTLS7 BFD_RELOC_TIC54X_PARTMS9 BFD_RELOC_TIC54X_23 BFD_RELOC_TIC54X_16_OF_23 BFD_RELOC_TIC54X_MS7_OF_23 BFD_RELOC_FR30_48 BFD_RELOC_FR30_20 BFD_RELOC_FR30_6_IN_4 BFD_RELOC_FR30_8_IN_8 BFD_RELOC_FR30_9_IN_8 BFD_RELOC_FR30_10_IN_8 BFD_RELOC_FR30_9_PCREL BFD_RELOC_FR30_12_PCREL BFD_RELOC_MCORE_PCREL_IMM8BY4 BFD_RELOC_MCORE_PCREL_IMM4BY2 BFD_RELOC_MCORE_PCREL_32 BFD_RELOC_MCORE_RVA BFD_RELOC_MEP_8 BFD_RELOC_MEP_16 BFD_RELOC_MEP_32 BFD_RELOC_MEP_PCREL8A2 BFD_RELOC_MEP_PCREL12A2 BFD_RELOC_MEP_PCREL17A2 BFD_RELOC_MEP_PCREL24A2 BFD_RELOC_MEP_PCABS24A2 BFD_RELOC_MEP_LOW16 BFD_RELOC_MEP_HI16U BFD_RELOC_MEP_HI16S BFD_RELOC_MEP_GPREL BFD_RELOC_MEP_TPREL BFD_RELOC_MEP_TPREL7 BFD_RELOC_MEP_TPREL7A2 BFD_RELOC_MEP_TPREL7A4 BFD_RELOC_MEP_UIMM24 BFD_RELOC_MEP_ADDR24A4 BFD_RELOC_MEP_GNU_VTINHERIT BFD_RELOC_MEP_GNU_VTENTRY BFD_RELOC_MMIX_GETA BFD_RELOC_MMIX_GETA_1 BFD_RELOC_MMIX_GETA_2 BFD_RELOC_MMIX_GETA_3 BFD_RELOC_MMIX_CBRANCH BFD_RELOC_MMIX_CBRANCH_J BFD_RELOC_MMIX_CBRANCH_1 BFD_RELOC_MMIX_CBRANCH_2 BFD_RELOC_MMIX_CBRANCH_3 BFD_RELOC_MMIX_PUSHJ BFD_RELOC_MMIX_PUSHJ_1 BFD_RELOC_MMIX_PUSHJ_2 BFD_RELOC_MMIX_PUSHJ_3 BFD_RELOC_MMIX_JMP BFD_RELOC_MMIX_JMP_1 BFD_RELOC_MMIX_JMP_2 BFD_RELOC_MMIX_JMP_3 BFD_RELOC_MMIX_ADDR19 BFD_RELOC_MMIX_ADDR27 BFD_RELOC_MMIX_REG_OR_BYTE BFD_RELOC_MMIX_REG BFD_RELOC_MMIX_LOCAL BFD_RELOC_AVR_7_PCREL BFD_RELOC_AVR_13_PCREL BFD_RELOC_AVR_16_PM BFD_RELOC_AVR_LO8_LDI BFD_RELOC_AVR_HI8_LDI BFD_RELOC_AVR_HH8_LDI BFD_RELOC_AVR_MS8_LDI BFD_RELOC_AVR_LO8_LDI_NEG BFD_RELOC_AVR_HI8_LDI_NEG BFD_RELOC_AVR_HH8_LDI_NEG BFD_RELOC_AVR_MS8_LDI_NEG BFD_RELOC_AVR_LO8_LDI_PM BFD_RELOC_AVR_LO8_LDI_GS BFD_RELOC_AVR_HI8_LDI_PM BFD_RELOC_AVR_HI8_LDI_GS BFD_RELOC_AVR_HH8_LDI_PM BFD_RELOC_AVR_LO8_LDI_PM_NEG BFD_RELOC_AVR_HI8_LDI_PM_NEG BFD_RELOC_AVR_HH8_LDI_PM_NEG BFD_RELOC_AVR_CALL BFD_RELOC_AVR_LDI BFD_RELOC_AVR_6 BFD_RELOC_AVR_6_ADIW BFD_RELOC_390_12 BFD_RELOC_390_GOT12 BFD_RELOC_390_PLT32 BFD_RELOC_390_COPY BFD_RELOC_390_GLOB_DAT BFD_RELOC_390_JMP_SLOT BFD_RELOC_390_RELATIVE BFD_RELOC_390_GOTPC BFD_RELOC_390_GOT16 BFD_RELOC_390_PC16DBL BFD_RELOC_390_PLT16DBL BFD_RELOC_390_PC32DBL BFD_RELOC_390_PLT32DBL BFD_RELOC_390_GOTPCDBL BFD_RELOC_390_GOT64 BFD_RELOC_390_PLT64 BFD_RELOC_390_GOTENT BFD_RELOC_390_GOTOFF64 BFD_RELOC_390_GOTPLT12 BFD_RELOC_390_GOTPLT16 BFD_RELOC_390_GOTPLT32 BFD_RELOC_390_GOTPLT64 BFD_RELOC_390_GOTPLTENT BFD_RELOC_390_PLTOFF16 BFD_RELOC_390_PLTOFF32 BFD_RELOC_390_PLTOFF64 BFD_RELOC_390_TLS_LOAD BFD_RELOC_390_TLS_GDCALL BFD_RELOC_390_TLS_LDCALL BFD_RELOC_390_TLS_GD32 BFD_RELOC_390_TLS_GD64 BFD_RELOC_390_TLS_GOTIE12 BFD_RELOC_390_TLS_GOTIE32 BFD_RELOC_390_TLS_GOTIE64 BFD_RELOC_390_TLS_LDM32 BFD_RELOC_390_TLS_LDM64 BFD_RELOC_390_TLS_IE32 BFD_RELOC_390_TLS_IE64 BFD_RELOC_390_TLS_IEENT BFD_RELOC_390_TLS_LE32 BFD_RELOC_390_TLS_LE64 BFD_RELOC_390_TLS_LDO32 BFD_RELOC_390_TLS_LDO64 BFD_RELOC_390_TLS_DTPMOD BFD_RELOC_390_TLS_DTPOFF BFD_RELOC_390_TLS_TPOFF BFD_RELOC_390_20 BFD_RELOC_390_GOT20 BFD_RELOC_390_GOTPLT20 BFD_RELOC_390_TLS_GOTIE20 BFD_RELOC_SCORE_DUMMY1 BFD_RELOC_SCORE_GPREL15 BFD_RELOC_SCORE_DUMMY2 BFD_RELOC_SCORE_JMP BFD_RELOC_SCORE_BRANCH BFD_RELOC_SCORE16_JMP BFD_RELOC_SCORE16_BRANCH BFD_RELOC_SCORE_GOT15 BFD_RELOC_SCORE_GOT_LO16 BFD_RELOC_SCORE_CALL15 BFD_RELOC_SCORE_DUMMY_HI16 BFD_RELOC_IP2K_FR9 BFD_RELOC_IP2K_BANK BFD_RELOC_IP2K_ADDR16CJP BFD_RELOC_IP2K_PAGE3 BFD_RELOC_IP2K_LO8DATA BFD_RELOC_IP2K_HI8DATA BFD_RELOC_IP2K_EX8DATA BFD_RELOC_IP2K_LO8INSN BFD_RELOC_IP2K_HI8INSN BFD_RELOC_IP2K_PC_SKIP BFD_RELOC_IP2K_TEXT BFD_RELOC_IP2K_FR_OFFSET BFD_RELOC_VPE4KMATH_DATA BFD_RELOC_VPE4KMATH_INSN BFD_RELOC_VTABLE_INHERIT BFD_RELOC_VTABLE_ENTRY BFD_RELOC_IA64_IMM14 BFD_RELOC_IA64_IMM22 BFD_RELOC_IA64_IMM64 BFD_RELOC_IA64_DIR32MSB BFD_RELOC_IA64_DIR32LSB BFD_RELOC_IA64_DIR64MSB BFD_RELOC_IA64_DIR64LSB BFD_RELOC_IA64_GPREL22 BFD_RELOC_IA64_GPREL64I BFD_RELOC_IA64_GPREL32MSB BFD_RELOC_IA64_GPREL32LSB BFD_RELOC_IA64_GPREL64MSB BFD_RELOC_IA64_GPREL64LSB BFD_RELOC_IA64_LTOFF22 BFD_RELOC_IA64_LTOFF64I BFD_RELOC_IA64_PLTOFF22 BFD_RELOC_IA64_PLTOFF64I BFD_RELOC_IA64_PLTOFF64MSB BFD_RELOC_IA64_PLTOFF64LSB BFD_RELOC_IA64_FPTR64I BFD_RELOC_IA64_FPTR32MSB BFD_RELOC_IA64_FPTR32LSB BFD_RELOC_IA64_FPTR64MSB BFD_RELOC_IA64_FPTR64LSB BFD_RELOC_IA64_PCREL21B BFD_RELOC_IA64_PCREL21BI BFD_RELOC_IA64_PCREL21M BFD_RELOC_IA64_PCREL21F BFD_RELOC_IA64_PCREL22 BFD_RELOC_IA64_PCREL60B BFD_RELOC_IA64_PCREL64I BFD_RELOC_IA64_PCREL32MSB BFD_RELOC_IA64_PCREL32LSB BFD_RELOC_IA64_PCREL64MSB BFD_RELOC_IA64_PCREL64LSB BFD_RELOC_IA64_LTOFF_FPTR22 BFD_RELOC_IA64_LTOFF_FPTR64I BFD_RELOC_IA64_SEGREL32MSB BFD_RELOC_IA64_SEGREL32LSB BFD_RELOC_IA64_SEGREL64MSB BFD_RELOC_IA64_SEGREL64LSB BFD_RELOC_IA64_SECREL32MSB BFD_RELOC_IA64_SECREL32LSB BFD_RELOC_IA64_SECREL64MSB BFD_RELOC_IA64_SECREL64LSB BFD_RELOC_IA64_REL32MSB BFD_RELOC_IA64_REL32LSB BFD_RELOC_IA64_REL64MSB BFD_RELOC_IA64_REL64LSB BFD_RELOC_IA64_LTV32MSB BFD_RELOC_IA64_LTV32LSB BFD_RELOC_IA64_LTV64MSB BFD_RELOC_IA64_LTV64LSB BFD_RELOC_IA64_IPLTMSB BFD_RELOC_IA64_IPLTLSB BFD_RELOC_IA64_COPY BFD_RELOC_IA64_LTOFF22X BFD_RELOC_IA64_LDXMOV BFD_RELOC_IA64_TPREL14 BFD_RELOC_IA64_TPREL22 BFD_RELOC_IA64_TPREL64I BFD_RELOC_IA64_TPREL64MSB BFD_RELOC_IA64_TPREL64LSB BFD_RELOC_IA64_LTOFF_TPREL22 BFD_RELOC_IA64_DTPMOD64MSB BFD_RELOC_IA64_DTPMOD64LSB BFD_RELOC_IA64_LTOFF_DTPMOD22 BFD_RELOC_IA64_DTPREL14 BFD_RELOC_IA64_DTPREL22 BFD_RELOC_IA64_DTPREL64I BFD_RELOC_IA64_DTPREL32MSB BFD_RELOC_IA64_DTPREL32LSB BFD_RELOC_IA64_DTPREL64MSB BFD_RELOC_IA64_DTPREL64LSB BFD_RELOC_IA64_LTOFF_DTPREL22 BFD_RELOC_M68HC11_HI8 BFD_RELOC_M68HC11_LO8 BFD_RELOC_M68HC11_3B BFD_RELOC_M68HC11_RL_JUMP BFD_RELOC_M68HC11_RL_GROUP BFD_RELOC_M68HC11_LO16 BFD_RELOC_M68HC11_PAGE BFD_RELOC_M68HC11_24 BFD_RELOC_M68HC12_5B BFD_RELOC_16C_NUM08 BFD_RELOC_16C_NUM08_C BFD_RELOC_16C_NUM16 BFD_RELOC_16C_NUM16_C BFD_RELOC_16C_NUM32 BFD_RELOC_16C_NUM32_C BFD_RELOC_16C_DISP04 BFD_RELOC_16C_DISP04_C BFD_RELOC_16C_DISP08 BFD_RELOC_16C_DISP08_C BFD_RELOC_16C_DISP16 BFD_RELOC_16C_DISP16_C BFD_RELOC_16C_DISP24 BFD_RELOC_16C_DISP24_C BFD_RELOC_16C_DISP24a BFD_RELOC_16C_DISP24a_C BFD_RELOC_16C_REG04 BFD_RELOC_16C_REG04_C BFD_RELOC_16C_REG04a BFD_RELOC_16C_REG04a_C BFD_RELOC_16C_REG14 BFD_RELOC_16C_REG14_C BFD_RELOC_16C_REG16 BFD_RELOC_16C_REG16_C BFD_RELOC_16C_REG20 BFD_RELOC_16C_REG20_C BFD_RELOC_16C_ABS20 BFD_RELOC_16C_ABS20_C BFD_RELOC_16C_ABS24 BFD_RELOC_16C_ABS24_C BFD_RELOC_16C_IMM04 BFD_RELOC_16C_IMM04_C BFD_RELOC_16C_IMM16 BFD_RELOC_16C_IMM16_C BFD_RELOC_16C_IMM20 BFD_RELOC_16C_IMM20_C BFD_RELOC_16C_IMM24 BFD_RELOC_16C_IMM24_C BFD_RELOC_16C_IMM32 BFD_RELOC_16C_IMM32_C BFD_RELOC_CR16_NUM8 BFD_RELOC_CR16_NUM16 BFD_RELOC_CR16_NUM32 BFD_RELOC_CR16_NUM32a BFD_RELOC_CR16_REGREL0 BFD_RELOC_CR16_REGREL4 BFD_RELOC_CR16_REGREL4a BFD_RELOC_CR16_REGREL14 BFD_RELOC_CR16_REGREL14a BFD_RELOC_CR16_REGREL16 BFD_RELOC_CR16_REGREL20 BFD_RELOC_CR16_REGREL20a BFD_RELOC_CR16_ABS20 BFD_RELOC_CR16_ABS24 BFD_RELOC_CR16_IMM4 BFD_RELOC_CR16_IMM8 BFD_RELOC_CR16_IMM16 BFD_RELOC_CR16_IMM20 BFD_RELOC_CR16_IMM24 BFD_RELOC_CR16_IMM32 BFD_RELOC_CR16_IMM32a BFD_RELOC_CR16_DISP4 BFD_RELOC_CR16_DISP8 BFD_RELOC_CR16_DISP16 BFD_RELOC_CR16_DISP20 BFD_RELOC_CR16_DISP24 BFD_RELOC_CR16_DISP24a BFD_RELOC_CR16_SWITCH8 BFD_RELOC_CR16_SWITCH16 BFD_RELOC_CR16_SWITCH32 BFD_RELOC_CRX_REL4 BFD_RELOC_CRX_REL8 BFD_RELOC_CRX_REL8_CMP BFD_RELOC_CRX_REL16 BFD_RELOC_CRX_REL24 BFD_RELOC_CRX_REL32 BFD_RELOC_CRX_REGREL12 BFD_RELOC_CRX_REGREL22 BFD_RELOC_CRX_REGREL28 BFD_RELOC_CRX_REGREL32 BFD_RELOC_CRX_ABS16 BFD_RELOC_CRX_ABS32 BFD_RELOC_CRX_NUM8 BFD_RELOC_CRX_NUM16 BFD_RELOC_CRX_NUM32 BFD_RELOC_CRX_IMM16 BFD_RELOC_CRX_IMM32 BFD_RELOC_CRX_SWITCH8 BFD_RELOC_CRX_SWITCH16 BFD_RELOC_CRX_SWITCH32 BFD_RELOC_CRIS_BDISP8 BFD_RELOC_CRIS_UNSIGNED_5 BFD_RELOC_CRIS_SIGNED_6 BFD_RELOC_CRIS_UNSIGNED_6 BFD_RELOC_CRIS_SIGNED_8 BFD_RELOC_CRIS_UNSIGNED_8 BFD_RELOC_CRIS_SIGNED_16 BFD_RELOC_CRIS_UNSIGNED_16 BFD_RELOC_CRIS_LAPCQ_OFFSET BFD_RELOC_CRIS_UNSIGNED_4 BFD_RELOC_CRIS_COPY BFD_RELOC_CRIS_GLOB_DAT BFD_RELOC_CRIS_JUMP_SLOT BFD_RELOC_CRIS_RELATIVE BFD_RELOC_CRIS_32_GOT BFD_RELOC_CRIS_16_GOT BFD_RELOC_CRIS_32_GOTPLT BFD_RELOC_CRIS_16_GOTPLT BFD_RELOC_CRIS_32_GOTREL BFD_RELOC_CRIS_32_PLT_GOTREL BFD_RELOC_CRIS_32_PLT_PCREL BFD_RELOC_860_COPY BFD_RELOC_860_GLOB_DAT BFD_RELOC_860_JUMP_SLOT BFD_RELOC_860_RELATIVE BFD_RELOC_860_PC26 BFD_RELOC_860_PLT26 BFD_RELOC_860_PC16 BFD_RELOC_860_LOW0 BFD_RELOC_860_SPLIT0 BFD_RELOC_860_LOW1 BFD_RELOC_860_SPLIT1 BFD_RELOC_860_LOW2 BFD_RELOC_860_SPLIT2 BFD_RELOC_860_LOW3 BFD_RELOC_860_LOGOT0 BFD_RELOC_860_SPGOT0 BFD_RELOC_860_LOGOT1 BFD_RELOC_860_SPGOT1 BFD_RELOC_860_LOGOTOFF0 BFD_RELOC_860_SPGOTOFF0 BFD_RELOC_860_LOGOTOFF1 BFD_RELOC_860_SPGOTOFF1 BFD_RELOC_860_LOGOTOFF2 BFD_RELOC_860_LOGOTOFF3 BFD_RELOC_860_LOPC BFD_RELOC_860_HIGHADJ BFD_RELOC_860_HAGOT BFD_RELOC_860_HAGOTOFF BFD_RELOC_860_HAPC BFD_RELOC_860_HIGH BFD_RELOC_860_HIGOT BFD_RELOC_860_HIGOTOFF BFD_RELOC_OPENRISC_ABS_26 BFD_RELOC_OPENRISC_REL_26 BFD_RELOC_H8_DIR16A8 BFD_RELOC_H8_DIR16R8 BFD_RELOC_H8_DIR24A8 BFD_RELOC_H8_DIR24R8 BFD_RELOC_H8_DIR32A16 BFD_RELOC_XSTORMY16_REL_12 BFD_RELOC_XSTORMY16_12 BFD_RELOC_XSTORMY16_24 BFD_RELOC_XSTORMY16_FPTR16 BFD_RELOC_RELC BFD_RELOC_XC16X_PAG BFD_RELOC_XC16X_POF BFD_RELOC_XC16X_SEG BFD_RELOC_XC16X_SOF BFD_RELOC_VAX_GLOB_DAT BFD_RELOC_VAX_JMP_SLOT BFD_RELOC_VAX_RELATIVE BFD_RELOC_MT_PC16 BFD_RELOC_MT_HI16 BFD_RELOC_MT_LO16 BFD_RELOC_MT_GNU_VTINHERIT BFD_RELOC_MT_GNU_VTENTRY BFD_RELOC_MT_PCINSN8 BFD_RELOC_MSP430_10_PCREL BFD_RELOC_MSP430_16_PCREL BFD_RELOC_MSP430_16 BFD_RELOC_MSP430_16_BYTE BFD_RELOC_MSP430_2X_PCREL BFD_RELOC_MSP430_RL_PCREL BFD_RELOC_IQ2000_OFFSET_16 BFD_RELOC_IQ2000_OFFSET_21 BFD_RELOC_IQ2000_UHI16 BFD_RELOC_XTENSA_RTLD BFD_RELOC_XTENSA_GLOB_DAT BFD_RELOC_XTENSA_JMP_SLOT BFD_RELOC_XTENSA_RELATIVE BFD_RELOC_XTENSA_PLT BFD_RELOC_XTENSA_DIFF8 BFD_RELOC_XTENSA_DIFF16 BFD_RELOC_XTENSA_DIFF32 BFD_RELOC_XTENSA_SLOT0_OP BFD_RELOC_XTENSA_SLOT1_OP BFD_RELOC_XTENSA_SLOT2_OP BFD_RELOC_XTENSA_SLOT3_OP BFD_RELOC_XTENSA_SLOT4_OP BFD_RELOC_XTENSA_SLOT5_OP BFD_RELOC_XTENSA_SLOT6_OP BFD_RELOC_XTENSA_SLOT7_OP BFD_RELOC_XTENSA_SLOT8_OP BFD_RELOC_XTENSA_SLOT9_OP BFD_RELOC_XTENSA_SLOT10_OP BFD_RELOC_XTENSA_SLOT11_OP BFD_RELOC_XTENSA_SLOT12_OP BFD_RELOC_XTENSA_SLOT13_OP BFD_RELOC_XTENSA_SLOT14_OP BFD_RELOC_XTENSA_SLOT0_ALT BFD_RELOC_XTENSA_SLOT1_ALT BFD_RELOC_XTENSA_SLOT2_ALT BFD_RELOC_XTENSA_SLOT3_ALT BFD_RELOC_XTENSA_SLOT4_ALT BFD_RELOC_XTENSA_SLOT5_ALT BFD_RELOC_XTENSA_SLOT6_ALT BFD_RELOC_XTENSA_SLOT7_ALT BFD_RELOC_XTENSA_SLOT8_ALT BFD_RELOC_XTENSA_SLOT9_ALT BFD_RELOC_XTENSA_SLOT10_ALT BFD_RELOC_XTENSA_SLOT11_ALT BFD_RELOC_XTENSA_SLOT12_ALT BFD_RELOC_XTENSA_SLOT13_ALT BFD_RELOC_XTENSA_SLOT14_ALT BFD_RELOC_XTENSA_OP0 BFD_RELOC_XTENSA_OP1 BFD_RELOC_XTENSA_OP2 BFD_RELOC_XTENSA_ASM_EXPAND BFD_RELOC_XTENSA_ASM_SIMPLIFY BFD_RELOC_XTENSA_TLSDESC_FN BFD_RELOC_XTENSA_TLSDESC_ARG BFD_RELOC_XTENSA_TLS_DTPOFF BFD_RELOC_XTENSA_TLS_TPOFF BFD_RELOC_XTENSA_TLS_FUNC BFD_RELOC_XTENSA_TLS_ARG BFD_RELOC_XTENSA_TLS_CALL BFD_RELOC_Z80_DISP8 BFD_RELOC_Z8K_DISP7 BFD_RELOC_Z8K_CALLR BFD_RELOC_Z8K_IMM4L VRT32 coff-Intel-little coff-Intel-big coff-z8k unused BFD_RELOC_SPARC_GOTDATA_OP_HIX22 BFD_RELOC_SPARC_GOTDATA_OP_LOX10 BFD_RELOC_MIPS_TLS_DTPREL_HI16 BFD_RELOC_MIPS_TLS_DTPREL_LO16 BFD_RELOC_FRV_FUNCDESC_GOTOFF12 BFD_RELOC_FRV_FUNCDESC_GOTOFFHI BFD_RELOC_FRV_FUNCDESC_GOTOFFLO BFD_RELOC_X86_64_GOTPC32_TLSDESC BFD_RELOC_PPC64_PLTGOT16_LO_DS BFD_RELOC_PPC64_TPREL16_HIGHER BFD_RELOC_PPC64_TPREL16_HIGHERA BFD_RELOC_PPC64_TPREL16_HIGHEST BFD_RELOC_PPC64_TPREL16_HIGHESTA BFD_RELOC_PPC64_DTPREL16_LO_DS BFD_RELOC_PPC64_DTPREL16_HIGHER BFD_RELOC_PPC64_DTPREL16_HIGHERA BFD_RELOC_PPC64_DTPREL16_HIGHEST BFD_RELOC_PPC64_DTPREL16_HIGHESTA BFD_RELOC_THUMB_PCREL_BRANCH12 BFD_RELOC_THUMB_PCREL_BRANCH20 BFD_RELOC_THUMB_PCREL_BRANCH23 BFD_RELOC_THUMB_PCREL_BRANCH25 BFD_RELOC_ARM_THUMB_MOVW_PCREL BFD_RELOC_ARM_THUMB_MOVT_PCREL BFD_RELOC_ARM_T32_CP_OFF_IMM_S2 BFD_RELOC_SH_IMM_MEDLOW16_PCREL BFD_RELOC_SH_IMM_MEDHI16_PCREL BFD_RELOC_BFIN_12_PCREL_JUMP_S BFD_RELOC_BFIN_24_PCREL_CALL_X BFD_RELOC_BFIN_24_PCREL_JUMP_L BFD_RELOC_BFIN_FUNCDESC_GOT17M4 BFD_RELOC_BFIN_FUNCDESC_GOTOFF17M4 BFD_RELOC_BFIN_FUNCDESC_GOTOFFHI BFD_RELOC_BFIN_FUNCDESC_GOTOFFLO BFD_RELOC_V850_SDA_16_16_OFFSET BFD_RELOC_V850_SDA_15_16_OFFSET BFD_RELOC_V850_ZDA_16_16_OFFSET BFD_RELOC_V850_ZDA_15_16_OFFSET BFD_RELOC_V850_TDA_16_16_OFFSET BFD_RELOC_V850_SDA_16_16_SPLIT_OFFSET BFD_RELOC_V850_ZDA_16_16_SPLIT_OFFSET BFD_RELOC_V850_CALLT_6_7_OFFSET BFD_RELOC_V850_CALLT_16_16_OFFSET BFD_RELOC_V850_LO16_SPLIT_OFFSET BFD_RELOC_MCORE_PCREL_IMM11BY2 BFD_RELOC_MCORE_PCREL_JSR_IMM11BY2 BFD_RELOC_MMIX_PUSHJ_STUBBABLE BFD_RELOC_MMIX_BASE_PLUS_OFFSET BFD_RELOC_IA64_LTOFF_FPTR32MSB BFD_RELOC_IA64_LTOFF_FPTR32LSB BFD_RELOC_IA64_LTOFF_FPTR64MSB BFD_RELOC_IA64_LTOFF_FPTR64LSB BFD_RELOC_MSP430_16_PCREL_BYTE @@overflow: BFD_RELOC_UNUSED@@ ../../../toolchain/android-toolchain/binutils-2.19/bfd/reloc.c ^ _ _ _ -_ :_ G_ T_ `_ s_ _ _ _ _ _ _ _ ` )` =` Q` g` }` ` ` ` ` ` a a .a Ba Va la a a a a a a b b 3b Jb cb wb b b b b b b b c c /c >c Vc hc zc c c c c c c d +d Dd ]d rd d d d d d e !e 4e Ge ]e re e e e e e e f &f 8f Jf `f vf f f f f f f g )g Eg `g |g g g g g h +h Gh ch h h h h h i &i Ci `i }i i i i i i j j -j Aj Wj mj j j j j j j k k 8k Tk kk k k k k k k l *l Cl _l xl l l l l l m 2m Jm ]m rm m m m m m m m n (n >n Vn ln n n n n n n o #o ;o So ko o o o o o o p "p 7p Mp ap }p p p p p $ D p q 5q Pq nq q q q q q q r !r 8r Nr dr zr r r r r r s $s d As Xs os s s s s s t #t ;t St mt t t t t t u !u Y s 9 M f & B ] { " ; T h 6 S m 5 P n ( H h ! < T n 8 X x & ? U k " 9 M a x 8 O f , E ^ w % = U m + C ` | 2 N k . F ^ x ' ; R d y * < O b t . E _ x + D Z t . B Z r + > U h | 7 8 P f # = V n ! X x > U j # ; N c x ! 5 H \ q 7 I a r * < T i | , D \ t ' = Z w / G ^ D d v 4 T $ < x Q l ( : P f | + ; L ] t $ 8 M d { 3 J c | 0 E Z p 6 L b | . G d ! 4 K b y & : O f } 6 O h + B Z q ' > X o ' > Y l ! 8 L e ~ 6 N f } , D ] x & ? W o : @ ` W r / G _ w 1 I _ v , J b z 3 I ^ x ) ? S i ~ / G [ q / E Y o + A U j $ < U j & ; Q g } , @ T k ' ; Q h , G c } 8 Q n 0 E X m , D \ t 1 K e z 3 B V j ~ ( A V p ! 8 N h , F ` z 2 M h % @ [ v 2 G \ x 9 S g { bfd_get_reloc_size K g | u K K K n bfd_check_overflow bfd_perform_relocation n ) R W b O _bfd_relocate_contents _bfd_clear_contents bfd_generic_get_relocated_section_contents *IND* *COM* .%d l l @ bfd_get_unique_section_name bfd_map_over_sections ../../../toolchain/android-toolchain/binutils-2.19/bfd/section.c *DEBUG* .drectve .edata .fini .idata .init .pdata .rdata .rodata .sbss .scommon .sdata zerovars %c%c%c%c%c%c%c $GDB_SYMBOLS$ $GDB_STRINGS$ Unsupported .stab relocation [ b t l d N p N i e t i t p r r s c g l t 3 d b m @o @ , 7 @ M Y o i { armeb-*-netbsdelf* arm-*-netbsdelf* arm-*-nto* nto*arm* arm-*-rtems* armeb-*-elf arm*b-*-linux-* strongarm-*-kaos* arm-*-freebsd* arm*-*-linux-* arm*-*-conix* arm*-*-uclinux* arm-*-kfreebsd*-gnu arm*-*-eabi* arm9e-*-elf thumb-*-elf strongarm-*-elf xscale-*-elf GNUTARGET default ? ? bfd_hash_replace ! ;A ../../../toolchain/android-toolchain/binutils-2.19/bfd/hash.c symbolsrec \%03o .sec%d $$ $$ %-5s %s w % % q 9 % % q 9 AO nD [ P Q Y o C $ 3' 4[ F[ + \ \ R J - . ) 3 VT zT -[ e > : T: K : [ ^ Q [ ) ) _ w % % q 9 % % q 9 TN nD [ P Q Y o C $ 3' 4[ F[ + \ \ R J - . ) 3 VT zT -[ e > : T: K : [ ^ Q [ ) ) _ 0123456789ABCDEF ^L I K L F ^L F jL M M W W W W &V &V &V W W W %B:%d: Unexpected character `%s' in S-record file %B:%d: Bad checksum in S-record file ../../../toolchain/android-toolchain/binutils-2.19/bfd/srec.c _binary_%s_%s "S { % % q 9 % % q 9 ~\ t\ i] Q Y o C $ 3' ] i^ + $ y_ R J - . ) 3 r _ ` e > : T: K : [ ^ Q [ ) ) _ Warning: Writing section `%s' to huge (ie negative) file offset 0x%lx. tekhex %0781010 w % % q 9 % % q 9 Oe e j g Q Y o C $ 3' d d m m m R J - . ) 3 h h m e > : T: K : [ ^ Q [ ) ) _ 0123456789ABCDEF c cc c c c c c c c out tekhex_write_object_contents m m +m m l l l l l l l l l l m l l l l l +m l l l l l l l l l l l >m Om l Om l l l l l l l l l l Om l l l l `m ../../../toolchain/android-toolchain/binutils-2.19/bfd/tekhex.c ihex % % q 9 % % q 9 w Pn t 5o Q Y o C $ 3' + $ $ J ) 3 [w ;r w e > : T: K : [ ^ Q [ ) ) _ 0123456789ABCDEF { | | } 3} (~ %B:%d: unexpected character `%s' in Intel Hex file ../../../toolchain/android-toolchain/binutils-2.19/bfd/ihex.c %B: internal error in ihex_read_section %B: bad section length in ihex_read_section %s: address 0x%s out of range for Intel Hex file %B:%u: bad checksum in Intel Hex file (expected %u, found %u) %B:%u: bad extended address record length in Intel Hex file %B:%u: bad extended start address length in Intel Hex file %B:%u: bad extended linear address record length in Intel Hex file %B:%u: bad extended linear start address length in Intel Hex file %B:%u: unrecognized ihex type %u in Intel Hex file Dwarf Error: Can't find %s section. Dwarf Error: unable to decompress %s section. Dwarf Error: Offset (%lu) greater than or equal to %s size (%lu). ../../../toolchain/android-toolchain/binutils-2.19/bfd/dwarf2.c Dwarf Error: Invalid or unhandled FORM value: %u. Dwarf Error: mangled line number section (bad file number). Dwarf Error: Could not find abbrev number %u. Dwarf Error: mangled line number section. /disk2/dougkwan/android-3/arm-eabi-4.3.1/lib/debug Dwarf Error: found dwarf version '%u', this reader only handles version 2 and 3 information. Dwarf Error: found address size '%u', this reader can not handle sizes greater than '%u'. Dwarf Error: found address size '%u', this reader can only handle address sizes '2', '4' and '8'. Dwarf Error: Bad abbrev number: %u. .zdebug_str .debug_str %s/%s/%s .zdebug_ranges .zdebug_info .gnu.linkonce.wi. .zdebug_line .zdebug_abbrev read_address o , + w D & X , D y find_abstract_instance_name scan_unit_for_symbols S _ find_line ZLIB 1.2.3 elf32-littlearm-symbian aeabi .ARM.attributes .dynamic .dynstr .dynsym .init_array .fini_array .preinit_array elf32-bigarm-symbian elf32-littlearm-vxworks elf32-bigarm-vxworks R_ARM_RREL32 R_ARM_RABS32 R_ARM_RPC24 R_ARM_RBASE R_ARM_NONE R_ARM_PC24 R_ARM_ABS32 R_ARM_REL32 R_ARM_LDR_PC_G0 R_ARM_ABS16 R_ARM_ABS12 R_ARM_THM_ABS5 R_ARM_ABS8 R_ARM_SBREL32 R_ARM_THM_CALL R_ARM_THM_PC8 R_ARM_BREL_ADJ R_ARM_SWI24 R_ARM_SWI8 R_ARM_XPC25 R_ARM_THM_XPC22 R_ARM_TLS_DTPMOD32 R_ARM_TLS_DTPOFF32 R_ARM_TLS_TPOFF32 R_ARM_COPY R_ARM_GLOB_DAT R_ARM_JUMP_SLOT R_ARM_RELATIVE R_ARM_GOTOFF32 R_ARM_GOTPC R_ARM_GOT32 R_ARM_PLT32 R_ARM_CALL R_ARM_JUMP24 R_ARM_THM_JUMP24 R_ARM_BASE_ABS R_ARM_ALU_PCREL_7_0 R_ARM_ALU_PCREL_15_8 R_ARM_ALU_PCREL_23_15 R_ARM_LDR_SBREL_11_0 R_ARM_ALU_SBREL_19_12 R_ARM_ALU_SBREL_27_20 R_ARM_TARGET1 R_ARM_ROSEGREL32 R_ARM_V4BX R_ARM_TARGET2 R_ARM_PREL31 R_ARM_MOVW_ABS_NC R_ARM_MOVT_ABS R_ARM_MOVW_PREL_NC R_ARM_MOVT_PREL R_ARM_THM_MOVW_ABS_NC R_ARM_THM_MOVT_ABS R_ARM_THM_MOVW_PREL_NC R_ARM_THM_MOVT_PREL R_ARM_THM_JUMP19 R_ARM_THM_JUMP6 R_ARM_THM_ALU_PREL_11_0 R_ARM_THM_PC12 R_ARM_ABS32_NOI R_ARM_REL32_NOI R_ARM_ALU_PC_G0_NC R_ARM_ALU_PC_G0 R_ARM_ALU_PC_G1_NC R_ARM_ALU_PC_G1 R_ARM_ALU_PC_G2 R_ARM_LDR_PC_G1 R_ARM_LDR_PC_G2 R_ARM_LDRS_PC_G0 R_ARM_LDRS_PC_G1 R_ARM_LDRS_PC_G2 R_ARM_LDC_PC_G0 R_ARM_LDC_PC_G1 R_ARM_LDC_PC_G2 R_ARM_ALU_SB_G0_NC R_ARM_ALU_SB_G0 R_ARM_ALU_SB_G1_NC R_ARM_ALU_SB_G1 R_ARM_ALU_SB_G2 R_ARM_LDR_SB_G0 R_ARM_LDR_SB_G1 R_ARM_LDR_SB_G2 R_ARM_LDRS_SB_G0 R_ARM_LDRS_SB_G1 R_ARM_LDRS_SB_G2 R_ARM_LDC_SB_G0 R_ARM_LDC_SB_G1 R_ARM_LDC_SB_G2 R_ARM_MOVW_BREL_NC R_ARM_MOVT_BREL R_ARM_MOVW_BREL R_ARM_THM_MOVW_BREL_NC R_ARM_THM_MOVT_BREL R_ARM_THM_MOVW_BREL R_ARM_PLT32_ABS R_ARM_GOT_ABS R_ARM_GOT_PREL R_ARM_GOT_BREL12 R_ARM_GOTOFF12 R_ARM_GNU_VTENTRY R_ARM_GNU_VTINHERIT R_ARM_THM_JUMP11 R_ARM_THM_JUMP8 R_ARM_TLS_GD32 R_ARM_TLS_LDM32 R_ARM_TLS_LDO32 R_ARM_TLS_IE32 R_ARM_TLS_LE32 R_ARM_TLS_LDO12 R_ARM_TLS_LE12 R_ARM_TLS_IE12GP .reg .rel .rela .got.plt .rel.got .rela.got .rel.plt .rela.plt .dynbss .rel.bss .rela.bss %08x_%s+%x %08x_%x:%x+%x unnamed __%s_from_thumb __%s_from_arm __%s_veneer .stub .glue_7 .glue_7t .vfp11_veneer .v4_bx linker stubs __bx_r%d __%s_change_to_arm __vfp11_veneer_%x __vfp11_veneer_%x_r got-rel .tls_vars (local) unsupported relocation unknown error .note.gnu.arm.ident variable-size 32-bit private flags = %lx: [interworking enabled] [APCS-26] [APCS-32] [VFP float format] [Maverick float format] [FPA float format] [position independent] [new ABI] [old ABI] [software FP] [Version1 EABI] [sorted symbol table] [unsorted symbol table] [Version2 EABI] [Version3 EABI] [Version4 EABI] [Version5 EABI] [BE8] [LE8] [relocatable executable] [has entry point] %B: bad symbol index: %d __real_%s /usr/lib/ld.so.1 .gnu.version .gnu.version_d .gnu.version_r a ? / q = K q = K = ? U D> ? ( = N 0 D 7 ' 3' ? @ V + CV XV ] V ^ {Y ` - . +@ =@ > V lZ Y e > v =U ^ - u ) 1 ? @ D #A A @ - oH ? / % % q 9 % % q 9 = ? U D> ? ( = N 0 D 7 ' 3' ? @ V + CV XV ] V ^ {Y ` - . +@ =@ > V lZ Y e > v =U ^ - u ) 1 ? @ D #A A @ ? / q = K q = K = ? U D> ? ( = N 0 D 7 ' 3' ? @ V + CV XV ] V ^ {Y ` - . +@ =@ > V lZ Y e > =U ^ - u ) 1 ? @ D #A A ` ? / % % q 9 % % q 9 = ? U D> ? ( = N 0 D 7 ' 3' ? @ V + CV XV ] V ^ {Y ` - . +@ =@ > V lZ Y e > =U ^ - u ) 1 ? @ D #A A ? / q = K q = K = ? U D> ? ( = N 0 D 7 ' 3' ? @ V + CV XV ] V ^ {Y ` - . +@ =@ > V lZ Y e > =U ^ - u ) 1 ? @ D #A A @ ? / % % q 9 % % q 9 = ? U D> ? ( = N 0 D 7 ' 3' ? @ V + CV XV ] V ^ {Y ` - . +@ =@ > V lZ Y e > =U ^ - u ) 1 ? @ D #A A @ 4 ( h W D e C A - - xG F + 7 C N Y e q 3 F X c r / / ! " % # ; $ P % f & | ' ( ) * + , - . / p p 0 p p 1 . p p 2 E p p 3 Y /? /? 4 j 5 z 6 7 8 9 : ; < = > ? ' @ 7 A H B Y C j D z E F G H I J K L M N O 1 P B Q S R c S s T U V W p p X p p Y p p Z [ \ ] ^ _ ` a " b 3 c d \ B e T f h g y h i j k l m n o FxG 7 f 3 g 4 & ' * ) h j i k l ~ e d + , - . / 0 1 2 9 : ; < = > ? @ A B C D E F G H I J K L M N O P Q R S ( xG F @ N F0G@@ / @ N F0G@ / create_got_section elf32_arm_create_dynamic_sections p Y F 3 V l ; x S x bfd_elf32_arm_process_before_allocation bfd_arm_vfp11_insn_decode = D $ $ $ record_vfp11_erratum_veneer bfd_elf32_arm_vfp11_erratum_scan bfd_elf32_arm_vfp11_fix_veneer_locations elf32_arm_final_link_relocate Q t t t | t % t t t / t = t t | | : : : | | | : : : g g % P % ' ' ' Q F ' ' 5 5 ' ' 5 5 @ $ $ $ $ $ $ $ $ $ $ $ @ @ elf32_arm_merge_eabi_attributes B B D B D D C D D *C UC C C ;D dD D D D D D D D A D B 'E B B V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V V NY aX =Z =Z NY NY PX NY NY NY aX NY NY NY NY NY NY NY NY NY NY NY NY NY Y Y cY aX aX aX aX NY NY NY NY NY NY NY NY NY NY NY aX =Z =Z =Z =Z =Z =Z =Z =Z aX NY NY NY =Z =Z NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY NY cY NY NY NY EZ Z NY NY cY Y NY cY allocate_dynrelocs 1 y X 6 X elf32_arm_write_section ../../../toolchain/android-toolchain/binutils-2.19/bfd/elf32-arm.c %B(%s): warning: interworking not enabled. first occurrence: %B: Thumb call to ARM %s: cannot create stub entry %s %B: BE8 images only valid in big-endian mode. %B: warning: selected VFP11 erratum workaround is not necessary for target architecture %B: unable to find VFP11 veneer `%s' Invalid TARGET2 relocation type '%s'. unable to find ARM glue '%s' for '%s' %B(%s): warning: interworking not enabled. first occurrence: %B: arm call to thumb %B(%A+0x%lx): %s relocation against SEC_MERGE section %B(%A+0x%lx): %s used with TLS symbol %s %B(%A+0x%lx): %s used with non-TLS symbol %s %B: Warning: Arm BLX instruction targets Arm function '%s'. %B: Warning: Thumb BLX instruction targets thumb function '%s'. unable to find THUMB glue '%s' for '%s' %B(%s): warning: interworking not enabled. first occurrence: %B: thumb call to arm %B(%A+0x%lx): R_ARM_TLS_LE32 relocation not permitted in shared object %B(%A+0x%lx): Overflow whilst splitting 0x%lx for group relocation %s %B(%A+0x%lx): unresolvable %s relocation against symbol `%s' %B(%A+0x%lx): Only ADD or SUB instructions are allowed for ALU group relocations Warning: Not setting interworking flag of %B since it has already been specified as non-interworking Warning: Clearing the interworking flag of %B due to outside request Warning: Clearing the interworking flag of %B because non-interworking code in %B has been linked with it ERROR: %B uses VFP register arguments, %B does not ERROR: %B: Conflicting architecture profiles %c/%c Warning: %B: Conflicting platform configuration ERROR: %B: Conflicting use of R9 ERROR: %B: SB relative addressing conflicts with use of R9 warning: %B uses %u-byte wchar_t yet the output is to use %u-byte wchar_t; use of wchar_t values across objects may fail warning: %B uses %s enums yet the output is to use %s enums; use of enum values across objects may fail ERROR: %B uses iWMMXt register arguments, %B does not Warning: %B: Unknown EABI object attribute %d ERROR: %B is already in final BE8 format ERROR: Source object %B has EABI version %d, but target %B has EABI version %d ERROR: %B is compiled for APCS-%d, whereas target %B uses APCS-%d ERROR: %B passes floats in float registers, whereas %B passes them in integer registers ERROR: %B passes floats in integer registers, whereas %B passes them in float registers ERROR: %B uses VFP instructions, whereas %B does not ERROR: %B uses FPA instructions, whereas %B does not ERROR: %B uses Maverick instructions, whereas %B does not ERROR: %B does not use Maverick instructions, whereas %B does ERROR: %B uses software FP, whereas %B uses hardware FP ERROR: %B uses hardware FP, whereas %B uses software FP Warning: %B supports interworking, whereas %B does not Warning: %B does not support interworking, whereas %B does [floats passed in float registers] [dynamic symbols use segment index] [mapping symbols precede others] dynamic variable `%s' is zero size Errors encountered processing file %s %B: error: VFP11 veneer out of range 4 ( h W p G e C A bfd_elf32_swap_symbol_out bfd_elf32_write_relocs s y ../../../toolchain/android-toolchain/binutils-2.19/bfd/elfcode.h %s: version count (%ld) does not match symbol count (%ld) %s(%s): relocation %d has invalid symbol index %ld Warning: %B is truncated: expected core file size >= %lu, found: %lu. warning: %s has a corrupt string table index - ignoring __GOTT_BASE__ __GOTT_INDEX__ .rela.plt.unloaded .rel.plt.unloaded .tls_data w LARGE_COMMON SHT_NULL SHT_PROGBITS SHT_SYMTAB SHT_STRTAB SHT_RELA SHT_HASH SHT_DYNAMIC SHT_NOTE SHT_NOBITS SHT_REL SHT_SHLIB SHT_DYNSYM .zdebug_aranges .tbss .tdata .shstrtab .rodata1 .gnu.linkonce.b .gnu.liblist .gnu.conflict .gnu.hash .data1 (null) RELRO INTERP PHDR EH_FRAME STACK elf (*none*) %s Base %-11s (%s) .internal .hidden .protected 0x%02x %s%d%s .symtab_shndx .gnu.libstr LOPROC+%7.7x LOOS+%7.7x %8.8x %s: *unknown* Program Header: 0x%lx %8s off 0x vaddr 0x paddr 0x align 2**%u filesz 0x memsz 0x flags %c%c%c Dynamic Section: FILTER GNU_HASH NEEDED PLTRELSZ PLTGOT RELASZ RELAENT STRSZ SYMENT INIT FINI SONAME RPATH SYMBOLIC RELENT DEBUG TEXTREL JMPREL BIND_NOW FINI_ARRAY FINI_ARRAYSZ RUNPATH FLAGS PREINIT_ARRAY PREINIT_ARRAYSZ CHECKSUM PLTPADSZ MOVEENT MOVESZ FEATURE POSFLAG_1 SYMINSZ SYMINENT CONFIG DEPAUDIT PLTPAD MOVETAB SYMINFO RELACOUNT RELCOUNT FLAGS_1 VERSYM VERDEF VERDEFNUM VERNEED VERNEEDNUM AUXILIARY USED %-20s Version definitions: %d 0x%2.2x 0x%8.8lx %s Version References: required from %s: %s/%d %s/%ld NetBSD-CORE .note.netbsdcore.procinfo .reg2 QNX .qnx_core_info .qnx_core_status/%ld .qnx_core_status SPU/ win32 .reg/%ld .module/%08lx LINUX .reg-xfp .reg-ppc-vmx .reg-ppc-vsx .auxv GNU null load shlib phdr eh_frame_hdr relro zdebug %B: invalid SHT_GROUP entry G G G G G G G G G G G H f G s H l H &H -H 3J ;J 7H @ l J w +J oH @H - } o o o PH o ]H kH o l uH p w w w 'w ;K [ bfd_elf_get_elf_syms bfd_elf_set_group_contents get_program_header_size rewrite_elf_program_header assign_file_positions_for_non_load_sections _bfd_elf_get_lineno _bfd_elf_no_info_to_howto Q[ [ [ [ [ [ _\ [ U\ [ [ [ [ [ [ [ [ [ F\ [ [ [ [ [ <\ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ 2\ )\ [ [ [ "\ [ [ [ \ [ [ [ [ [ [ [ \ [ [ [ [ [ [ [ \ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ [ U x L ../../../toolchain/android-toolchain/binutils-2.19/bfd/elf.c %B: invalid string offset %u >= %lu for section `%s' %B symbol number %lu references nonexistent SHT_SYMTAB_SHNDX section %B: warning: sh_link not set for section `%A' %B: sh_link [%d] in section `%A' is incorrect %B: unknown [%d] section `%s' in group [%s] warning: section `%A' type changed to PROGBITS %B: symbol `%s' required but not present %B: warning: Empty loadable segment detected, is this intentional ? Unable to find equivalent output section for symbol '%s' from section '%s' %B: sh_link of section `%A' points to discarded section `%A' of `%B' %B: sh_link of section `%A' points to removed section `%A' of `%B' %B: The first section in the PT_DYNAMIC segment is not the .dynamic section %B: Not enough room for program headers, try linking with -N %B: section %A vma 0x%lx overlaps previous sections %B: section `%A' can't be allocated in segment %d %B: warning: allocated section `%s' not in segment 0x%8.8lx 0x%2.2x %2.2d %s %B: unsupported relocation type %s %B: Corrupt size field in group section header: 0x%lx %B: no group info for section %A %B: invalid link %lu for reloc section %s (index %u) %B: don't know how to handle allocated, application specific section `%s' [0x%8x] %B: don't know how to handle processor specific section `%s' [0x%8x] %B: don't know how to handle OS specific section `%s' [0x%8x] %B: don't know how to handle section `%s' [0x%8x] % C a @ bfd_elf_record_link_assignment X C C / / U _bfd_elf_link_output_relocs elf_link_add_object_symbols bfd_elf_size_dynsym_hash_dynstr put_value get_value elf_link_adjust_relocs elf_link_check_versioned_symbol DG {I {I \I \I I elf_link_output_extsym K L L UL UL M 1K elf_reloc_link_order _bfd_elf_section_already_linked _PROCEDURE_LINKAGE_TABLE_ .gnu.warning. .tcommon %s: undefined version: %s .end 0- << >> == != && || ~ % ^ .gcc_except_table .rela.dyn .rel.dyn .gnu.linkonce. ../../../toolchain/android-toolchain/binutils-2.19/bfd/elflink.c %s: TLS definition in %B section %A mismatches non-TLS definition in %B section %A %s: TLS reference in %B mismatches non-TLS reference in %B %s: TLS definition in %B section %A mismatches non-TLS reference in %B %s: TLS reference in %B mismatches non-TLS definition in %B section %A %B: unexpected redefinition of indirect versioned symbol `%s' %B: version node not found for symbol %s %B: bad reloc symbol index (0x%lx >= 0x%lx) for offset 0x%lx in section `%A' %B: relocation size mismatch in %B section %A warning: type and size of dynamic symbol `%s' are not defined %B: %s: invalid version %u (max %d) %B: %s: invalid needed version %d Warning: alignment %u of common symbol `%s' in %B is greater than the alignment (%u) of its section %A Warning: alignment %u of symbol `%s' in %B is smaller than %u in %B Warning: size of symbol `%s' changed from %lu in %B to %lu in %B Warning: type of symbol `%s' changed from %d to %d in %B %s: invalid DSO for symbol `%s' definition %B: .preinit_array section is not allowed in DSO undefined %s reference in complex symbol: %s unknown operator '%c' in complex symbol %B: Too many sections: %d (>= %d) %B: %s symbol `%s' in %B is referenced by DSO %B: could not find output section %A for input section %A %B: %s symbol `%s' isn't defined %A has both ordered [`%A' in %B] and unordered [`%A' in %B] sections %A has both ordered and unordered sections error: %B contains a reloc (0x%s) for section %A that references a non-existent global symbol %X`%s' referenced in section `%A' of %B: defined in discarded section `%A' of %B %B: Unable to sort relocs - they are in more than one size %B: Unable to sort relocs - they are of an unknown size Not enough memory to sort relocations %B: could not find output section %s warning: %s section has zero size %P: warning: creating a DT_TEXTREL in a shared object. %P%X: can not read symbols: %E Warning: gc-sections option ignored Removing unused section '%s' in file '%B' %B: %A+%lu: No symbol found for INHERIT %B: ignoring duplicate section `%A' %B: duplicate section `%A' has different size %B: warning: could not read contents of section `%A' %B: warning: duplicate section `%A' has different contents %F%P: already_linked_table: %E bfd_elf_set_obj_attr_contents _bfd_elf_copy_obj_attributes _bfd_elf_obj_attrs_arg_type _bfd_elf_parse_attributes ../../../toolchain/android-toolchain/binutils-2.19/bfd/elf-attrs.c ERROR: %B: Must be processed by '%s' toolchain ERROR: %B: Incompatible object tag '%s':%d ../../../toolchain/android-toolchain/binutils-2.19/bfd/elf-strtab.c ../../../toolchain/android-toolchain/binutils-2.19/bfd/elf-eh-frame.c %P: error in %B(%A); no .eh_frame_hdr table will be created. %P: fde encoding in %B(%A) prevents .eh_frame_hdr table being created. o v F F o o F I F F F F + + + + + + + + + + + + + + + + + + + + + o F + + + + + + + + + + + + + + + + o + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + + o _bfd_elf_write_section_eh_frame U " 8 N U } elf32-little elf32-big UNKNOWN dm ? / q = K q = K b = ? w\ B ( I 0 D 7 ' 3' ? @ V + CV XV V W {Y Y - . +@ =@ V lZ Y e > : T: - [ ^ - u ) 1 ? @ D #A A @o qm ? / % % q 9 % % q 9 b = ? w\ B ( I 0 D 7 ' 3' ? @ V + CV XV V W {Y Y - . +@ =@ V lZ Y e > : T: - [ ^ - u ) 1 ? @ D #A A m {m %B: Relocations in generic ELF (EM: %d) sa1 armv3M XScale iWMMXt iWMMXt2 arch: ! q ! q ! r ! Pr ! + r ! E r ! ] r ! w s ! @s ! ps ! s ! s ! t ! E N Z f r ~ ERROR: %B is compiled for the EP9312, whereas %B is compiled for XScale warning: unable to update contents of %s section in %s ! ! ! __.SYMDEF __.SYMDEF/ / /SYM64/ ARFILENAMES/ // %-ld: %-ld ARFILENAMES/ // __.SYMDEF %-10ld %-7lo %-12ld %-8lo ` bfd_dont_truncate_arname ../../../toolchain/android-toolchain/binutils-2.19/bfd/archive.c Reading archive file mod timestamp Writing updated armap timestamp Warning: writing archive was slow: rewriting timestamp bfd_stat ../../../toolchain/android-toolchain/binutils-2.19/bfd/bfdio.c j4 3 3 %3 / 2 i2 bfd_cache_lookup_worker ../../../toolchain/android-toolchain/binutils-2.19/bfd/cache.c w+ reopening %B: %s > > > > > > _bfd_generic_link_add_one_symbol C C G V@ V@ _E F E ? z? F )C C 6B A G (D C D B wC B _bfd_generic_link_output_symbols O O Q O WQ Q O set_symbol_from_hash R R R R R _R R R _bfd_generic_link_write_global_symbol _bfd_generic_reloc_link_order _bfd_default_link_order _bfd_generic_section_already_linked __real_ __imp_%s ../../../toolchain/android-toolchain/binutils-2.19/bfd/linker.c %B: indirect symbol `%s' to `%s' is a loop Attempt to do relocatable link with %s input and %s output %B: warning: ignoring duplicate section `%A' %B: warning: duplicate section `%A' has different size %B(%A+0x%lx): Stabs entry has invalid string index. ../../../toolchain/android-toolchain/binutils-2.19/bfd/stabs.c _bfd_add_merge_section _bfd_merged_section_offset ../../../toolchain/android-toolchain/binutils-2.19/bfd/merge.c %s: access beyond end of merged section (%ld) none Demangling disabled auto GNU (g++) style demangling lucid Lucid (lcc) style demangling ARM style demangling hp HP (aCC) style demangling edg EDG style demangling gnu-v3 java Java style demangling gnat GNAT style demangling new delete new [] delete [] plus apl += minus ami -= mult amu *= aml convert negate trunc_mod amd %= trunc_div adv /= truth_andif aa truth_orif oo truth_not postincrement ++ postdecrement -- aor |= aer ^= aad &= co alshift <<= arshift >>= component -> rf indirect method_call ->() compound , cm cond ?: cn >? ->* sizeof const volatile const __restrict const volatile __restrict T%d __ct __dt assign_ operator operator _imp__ __imp_ _GLOBAL_ __std__ __sti__ __vtbl__ :: virtual table global constructors keyed to global destructors keyed to import stub for _ada_ ___ <%s> -2147483648 , __pt__ __tm__ __ps__ __S {anonymous} [ unsigned __complex void bool wchar_t long double int%u_t template < > class JArray1Z false true ... static 0123456789Qt __thunk_ __t type_info node type_info function Automatic selection based on executable GNU (g++) V3 ABI-style demangling virtual function thunk (delta:%d) for >| C| W| L \| w| }| | | | | | | @ t | | } } B "} ; '} #} "} (} '} ) /} 7} { ]^ ^ \^ Y^ , ~ I ~ Kq ~ V B} } H} } G} K} N} Us U} Us T} X} [} h} `} d} g} d} k} } s} Us z} g^ } g^ } } } u } u } } } _^ } _^ } b^ } b^ } 0S 0S } } xk } } } } , c^ X c^ } } 4 i^ } i^ } } < `^ } `^ } } e^ } e^ 5~ <~ j <~ } S^ %k S^ $k ~ ~ V^ V^ ~ ~ ~ m ~ "~ ~ %~ .~ :~ y `^ ?} ?} ?~ H~ K~ H~ N~ S~ V~ S~ Y~ wL Y~ \~ \~ _~ g c~ @ 9 2 + $ @ o \ \ \ \ \ \ \ \ W \ \ \ \ \ W \ \ \ \ \ \ x x $ $ $ $ $ $ $ $ $ $ R 4 z ] & ] Y Y Y Y Y Y Y Y Y Y 5 u < 5 _ 5 boolean __float128 unsigned char unsigned int unsigned long unsigned __int128 unsigned short unsigned long long aN aS dV delete[] eO eo lS mI mL na new[] oR pL pm rM rS std::allocator std::basic_string std::string std::istream basic_istream std::ostream basic_ostream std::iostream basic_iostream (anonymous namespace) string literal JArray VTT for construction vtable for -in- typeinfo for typeinfo name for typeinfo fn for non-virtual thunk to covariant return thunk to java Class for guard variable for reference temporary for hidden alias for ::* ) ) : ( java resource restrict const complex imaginary E E 0 L I \ \ 8 8 C C Z Z Q g g ^ ^ u u l l ~ ~ L g } ]^ } _^ } `^ 5 `^ j <~ K~ w } e^ } W ! ; (} } u } i^ Y^ , ~ I ~ ?} ~ Kq ~ %k S^ V X} d} U} Us h} } ^ \^ 5 Us 0S B #} } } b^ X c^ K} H} } _~ xk } q } m ~ 2 ]~ } ~ g^ V^ u c~ g c~ t l l a b s d F i 1 o ! 1 . d < 2 J ? J J ? ? ? V V ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? ? V ^ ^ ^ ^ ^ ^ ^ ^ ^ ^ J ^ ^ ^ ^ ^ u d ^ 3 ^ ^ ^ ^ ^ ^ ^ ^ ^ ^ ^ ^ ^ ^ V z : a t t a y a a a a a a a a a a a a a a a a a E + j P 6 Y Y Y 7 / % p ! I ! ! < < ! . K$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ ;$ P$ $ )% P$ $ )% j% % % % & /& ;$ ;$ ;$ ;$ ' ,0 ,0 ,0 . . . ,0 0 0 0 ,0 ,0 . . . . ,0 std::basic_string, std::allocator > std::basic_istream > std::basic_ostream > std::basic_iostream > out of memory PWD %I $ < ;G ]t B { = 0 $ ~ `2 fC O m A oE! a 0 P A A ? & * " @ ` 0 P H X ? " A ! ) ? C C C C C C C C C C xC oC Cannot find prime bigger than %lu cccccccccccccccccccccccccccccccccccccccccccccccc ccccccc cccccccccccccccccccccccccc ccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccccc !"#$%&'()*+,-./0123456789:;<=>?@ABCDEFGHIJKLMNOPQRSTUVWXYZ[\]^_`ABCDEFGHIJKLMNOPQRSTUVWXYZ{|}~ !"#$%&'()*+,-./0123456789:;<=>?@abcdefghijklmnopqrstuvwxyz[\]^_`abcdefghijklmnopqrstuvwxyz{|}~ C B B B B Q 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 %s%sout of memory allocating %lu bytes after a total of %lu bytes undocumented error #%d
d @L L r d < \ v 4 d d } @P @ O X ^ g m s | I ( , l @ l l ` ! ( A = * T g 0 n H W S` k r #{ \ T \ U w J S T ( I @ ` y z? p "/ ! ( A = * T g 0 n H W S` k r #{ K ? \ T \ U w J S ( I @ y z? p8'/ ! ( A = * T g 0 n H W S` k r #{ ? \ T \ U w J S ( I @ y z? p #/ G l R @R `Q Q `P P O O @O O N N M M A 2m g H $ \ " R w S ( I @E o8 , + B [ 9 Q } :>
GCC: (GNU) 3.4.6 (Ubuntu 3.4.6-1ubuntu2) GCC: (GNU) 3.4.6 (Ubuntu 3.4.6-1ubuntu2) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 3.4.6 (Ubuntu 3.4.6-1ubuntu2) GCC: (GNU) 4.0.3 (Ubuntu 4.0.3-1ubuntu5) GCC: (GNU) 3.4.6 (Ubuntu 3.4.6-1ubuntu2)
.shstrtab .interp .note.ABI-tag .hash .dynsym .dynstr .gnu.version .gnu.version_r .rel.dyn .rel.plt .init .text .fini .rodata .eh_frame_hdr .eh_frame .ctors .dtors .jcr .dynamic .got .got.plt .data .bss .comment