Home | History | Annotate | Download | only in 34K

Lines Matching full:cycles

2     {0x0, CTR(0) | CTR(1), 0, "CYCLES",
3 "0-0 Cycles"},
37 "18-0 Stall cycles, including ALU and IFU"},
49 "24-0 Cache fixup cycles (specific to the 34K family microarchitecture)"},
51 "25-0 IFU stall cycles"},
71 "37-0 Stall cycles due to an instruction cache miss"},
73 "39-0 Cycles a data cache miss is outstanding, but not necessarily stalling the pipeline"},
75 "40-0 Uncached stall cycles"},
77 "41-0 MDU stall cycles"},
79 "42-0 CP2 stall cycles"},
81 "43-0 ISPRAM stall cycles"},
85 "45-0 Load to use stall cycles"},
87 "46-0 Stall cycles due to return data from MFC0, RDHWR, and MFTR instructions"},
89 "47-0 Low power stall cycles (operations) as requested by the policy manager"},
147 "23-1 Cycles while one and only one TC is eligible for scheduling"},
151 "25-1 ALU stall cycles"},
167 "37-1 Stall cycles due to a data cache miss"},
169 "39-1 Cycles a L2 miss is outstanding, but not necessarily stalling the pipeline"},
171 "40-1 ITC stall cycles"},
173 "41-1 FPU stall cycles"},
175 "42-1 CorExtend stall cycles"},
177 "43-1 DSPRAM stall cycles"},
179 "45-1 ALU to AGEN stall cycles"},
181 "46-1 Branch mispredict stall cycles"},
183 "48-1 Cycles while at least one IFU fill buffer is allocated"},
189 "51-1 FSB full pipeline stall cycles"},
193 "53-1 LDQ full pipeline stall cycles"},
197 "55-1 WBB full pipeline stall cycles"},