HomeSort by relevance Sort by last modified time
    Searched refs:SRI (Results 1 - 6 of 6) sorted by null

  /external/llvm/lib/MC/
MCRegisterInfo.cpp 31 const uint16_t *SRI = SubRegIndices + get(Reg).SubRegIndices;
32 for (MCSubRegIterator Subs(Reg, this); Subs.isValid(); ++Subs, ++SRI)
33 if (*SRI == Idx)
42 const uint16_t *SRI = SubRegIndices + get(Reg).SubRegIndices;
43 for (MCSubRegIterator Subs(Reg, this); Subs.isValid(); ++Subs, ++SRI)
45 return *SRI;
  /external/llvm/lib/Target/Hexagon/
HexagonFrameLowering.cpp 213 MCSuperRegIterator SRI(Reg, TRI);
214 assert(SRI.isValid() && "Expected a superreg");
215 unsigned SuperReg = *SRI;
216 ++SRI;
217 assert(!SRI.isValid() && "Expected exactly one superreg");
  /external/llvm/lib/CodeGen/
CriticalAntiDepBreaker.cpp 274 for (MCSubRegIterator SRI(Reg, TRI, true); SRI.isValid(); ++SRI) {
275 unsigned SubregReg = *SRI;
  /external/llvm/utils/TableGen/
CodeGenRegisters.cpp 267 SubRegMap::const_iterator SRI = Map.find(I->first);
268 if (SRI == Map.end())
270 // Add I->second as a name for the subreg SRI->second, assuming it is
272 if (SubRegs.count(I->second) || !Orphans.erase(SRI->second))
275 SubRegs.insert(std::make_pair(I->second, SRI->second));
    [all...]
CodeGenSchedule.cpp 287 for (RecIter SRI = SRDefs.begin(), SRE = SRDefs.end(); SRI != SRE; ++SRI) {
288 assert(!getSchedRWIdx(*SRI, /*IsRead-*/true) && "duplicate SchedWrite");
289 SchedReads.push_back(CodeGenSchedRW(SchedReads.size(), *SRI));
    [all...]
  /external/llvm/lib/Target/PowerPC/
PPCISelDAGToDAG.cpp     [all...]

Completed in 277 milliseconds