Home | History | Annotate | Download | only in Sparc
      1 //===- SparcRegisterInfo.td - Sparc Register defs ----------*- tablegen -*-===//
      2 // 
      3 //                     The LLVM Compiler Infrastructure
      4 //
      5 // This file is distributed under the University of Illinois Open Source
      6 // License. See LICENSE.TXT for details.
      7 // 
      8 //===----------------------------------------------------------------------===//
      9 
     10 //===----------------------------------------------------------------------===//
     11 //  Declarations that describe the Sparc register file 
     12 //===----------------------------------------------------------------------===//
     13 
     14 class SparcReg<string n> : Register<n> {
     15   field bits<5> Num;
     16   let Namespace = "SP";
     17 }
     18 
     19 class SparcCtrlReg<string n>: Register<n> {
     20   let Namespace = "SP";
     21 }
     22 
     23 let Namespace = "SP" in {
     24 def sub_even : SubRegIndex;
     25 def sub_odd  : SubRegIndex;
     26 }
     27 
     28 // Registers are identified with 5-bit ID numbers.
     29 // Ri - 32-bit integer registers
     30 class Ri<bits<5> num, string n> : SparcReg<n> {
     31   let Num = num;
     32 }
     33 // Rf - 32-bit floating-point registers
     34 class Rf<bits<5> num, string n> : SparcReg<n> {
     35   let Num = num;
     36 }
     37 // Rd - Slots in the FP register file for 64-bit floating-point values.
     38 class Rd<bits<5> num, string n, list<Register> subregs> : SparcReg<n> {
     39   let Num = num;
     40   let SubRegs = subregs;
     41   let SubRegIndices = [sub_even, sub_odd];
     42 }
     43 
     44 // Control Registers
     45 def ICC : SparcCtrlReg<"ICC">;
     46 def FCC : SparcCtrlReg<"FCC">;
     47 
     48 // Y register
     49 def Y : SparcCtrlReg<"Y">;
     50 
     51 // Integer registers
     52 def G0 : Ri< 0, "G0">, DwarfRegNum<[0]>;
     53 def G1 : Ri< 1, "G1">, DwarfRegNum<[1]>;
     54 def G2 : Ri< 2, "G2">, DwarfRegNum<[2]>; 
     55 def G3 : Ri< 3, "G3">, DwarfRegNum<[3]>;
     56 def G4 : Ri< 4, "G4">, DwarfRegNum<[4]>;
     57 def G5 : Ri< 5, "G5">, DwarfRegNum<[5]>; 
     58 def G6 : Ri< 6, "G6">, DwarfRegNum<[6]>;
     59 def G7 : Ri< 7, "G7">, DwarfRegNum<[7]>;
     60 def O0 : Ri< 8, "O0">, DwarfRegNum<[8]>;
     61 def O1 : Ri< 9, "O1">, DwarfRegNum<[9]>;
     62 def O2 : Ri<10, "O2">, DwarfRegNum<[10]>; 
     63 def O3 : Ri<11, "O3">, DwarfRegNum<[11]>;
     64 def O4 : Ri<12, "O4">, DwarfRegNum<[12]>;
     65 def O5 : Ri<13, "O5">, DwarfRegNum<[13]>; 
     66 def O6 : Ri<14, "SP">, DwarfRegNum<[14]>;
     67 def O7 : Ri<15, "O7">, DwarfRegNum<[15]>;
     68 def L0 : Ri<16, "L0">, DwarfRegNum<[16]>;
     69 def L1 : Ri<17, "L1">, DwarfRegNum<[17]>;
     70 def L2 : Ri<18, "L2">, DwarfRegNum<[18]>; 
     71 def L3 : Ri<19, "L3">, DwarfRegNum<[19]>;
     72 def L4 : Ri<20, "L4">, DwarfRegNum<[20]>;
     73 def L5 : Ri<21, "L5">, DwarfRegNum<[21]>; 
     74 def L6 : Ri<22, "L6">, DwarfRegNum<[22]>;
     75 def L7 : Ri<23, "L7">, DwarfRegNum<[23]>;
     76 def I0 : Ri<24, "I0">, DwarfRegNum<[24]>;
     77 def I1 : Ri<25, "I1">, DwarfRegNum<[25]>;
     78 def I2 : Ri<26, "I2">, DwarfRegNum<[26]>; 
     79 def I3 : Ri<27, "I3">, DwarfRegNum<[27]>;
     80 def I4 : Ri<28, "I4">, DwarfRegNum<[28]>;
     81 def I5 : Ri<29, "I5">, DwarfRegNum<[29]>; 
     82 def I6 : Ri<30, "FP">, DwarfRegNum<[30]>;
     83 def I7 : Ri<31, "I7">, DwarfRegNum<[31]>;
     84 
     85 // Floating-point registers
     86 def F0  : Rf< 0,  "F0">, DwarfRegNum<[32]>;
     87 def F1  : Rf< 1,  "F1">, DwarfRegNum<[33]>;
     88 def F2  : Rf< 2,  "F2">, DwarfRegNum<[34]>; 
     89 def F3  : Rf< 3,  "F3">, DwarfRegNum<[35]>;
     90 def F4  : Rf< 4,  "F4">, DwarfRegNum<[36]>;
     91 def F5  : Rf< 5,  "F5">, DwarfRegNum<[37]>; 
     92 def F6  : Rf< 6,  "F6">, DwarfRegNum<[38]>;
     93 def F7  : Rf< 7,  "F7">, DwarfRegNum<[39]>;
     94 def F8  : Rf< 8,  "F8">, DwarfRegNum<[40]>; 
     95 def F9  : Rf< 9,  "F9">, DwarfRegNum<[41]>;
     96 def F10 : Rf<10, "F10">, DwarfRegNum<[42]>;
     97 def F11 : Rf<11, "F11">, DwarfRegNum<[43]>; 
     98 def F12 : Rf<12, "F12">, DwarfRegNum<[44]>;
     99 def F13 : Rf<13, "F13">, DwarfRegNum<[45]>;
    100 def F14 : Rf<14, "F14">, DwarfRegNum<[46]>; 
    101 def F15 : Rf<15, "F15">, DwarfRegNum<[47]>;
    102 def F16 : Rf<16, "F16">, DwarfRegNum<[48]>;
    103 def F17 : Rf<17, "F17">, DwarfRegNum<[49]>; 
    104 def F18 : Rf<18, "F18">, DwarfRegNum<[50]>;
    105 def F19 : Rf<19, "F19">, DwarfRegNum<[51]>;
    106 def F20 : Rf<20, "F20">, DwarfRegNum<[52]>; 
    107 def F21 : Rf<21, "F21">, DwarfRegNum<[53]>;
    108 def F22 : Rf<22, "F22">, DwarfRegNum<[54]>;
    109 def F23 : Rf<23, "F23">, DwarfRegNum<[55]>;
    110 def F24 : Rf<24, "F24">, DwarfRegNum<[56]>;
    111 def F25 : Rf<25, "F25">, DwarfRegNum<[57]>;
    112 def F26 : Rf<26, "F26">, DwarfRegNum<[58]>; 
    113 def F27 : Rf<27, "F27">, DwarfRegNum<[59]>;
    114 def F28 : Rf<28, "F28">, DwarfRegNum<[60]>;
    115 def F29 : Rf<29, "F29">, DwarfRegNum<[61]>; 
    116 def F30 : Rf<30, "F30">, DwarfRegNum<[62]>;
    117 def F31 : Rf<31, "F31">, DwarfRegNum<[63]>;
    118 
    119 // Aliases of the F* registers used to hold 64-bit fp values (doubles)
    120 def D0  : Rd< 0,  "F0", [F0,   F1]>, DwarfRegNum<[72]>;
    121 def D1  : Rd< 2,  "F2", [F2,   F3]>, DwarfRegNum<[73]>;
    122 def D2  : Rd< 4,  "F4", [F4,   F5]>, DwarfRegNum<[74]>;
    123 def D3  : Rd< 6,  "F6", [F6,   F7]>, DwarfRegNum<[75]>;
    124 def D4  : Rd< 8,  "F8", [F8,   F9]>, DwarfRegNum<[76]>;
    125 def D5  : Rd<10, "F10", [F10, F11]>, DwarfRegNum<[77]>;
    126 def D6  : Rd<12, "F12", [F12, F13]>, DwarfRegNum<[78]>;
    127 def D7  : Rd<14, "F14", [F14, F15]>, DwarfRegNum<[79]>;
    128 def D8  : Rd<16, "F16", [F16, F17]>, DwarfRegNum<[80]>;
    129 def D9  : Rd<18, "F18", [F18, F19]>, DwarfRegNum<[81]>;
    130 def D10 : Rd<20, "F20", [F20, F21]>, DwarfRegNum<[82]>;
    131 def D11 : Rd<22, "F22", [F22, F23]>, DwarfRegNum<[83]>;
    132 def D12 : Rd<24, "F24", [F24, F25]>, DwarfRegNum<[84]>;
    133 def D13 : Rd<26, "F26", [F26, F27]>, DwarfRegNum<[85]>;
    134 def D14 : Rd<28, "F28", [F28, F29]>, DwarfRegNum<[86]>;
    135 def D15 : Rd<30, "F30", [F30, F31]>, DwarfRegNum<[87]>;
    136 
    137 // Register classes.
    138 //
    139 // FIXME: the register order should be defined in terms of the preferred
    140 // allocation order...
    141 //
    142 def IntRegs : RegisterClass<"SP", [i32], 32,
    143                             (add L0, L1, L2, L3, L4, L5, L6,
    144                                  L7, I0, I1, I2, I3, I4, I5,
    145                                  O0, O1, O2, O3, O4, O5, O7,
    146                                  G1,
    147                                  // Non-allocatable regs:
    148                                  G2, G3, G4, // FIXME: OK for use only in
    149                                              // applications, not libraries.
    150                                  O6, // stack ptr
    151                                  I6, // frame ptr
    152                                  I7, // return address
    153                                  G0, // constant zero
    154                                  G5, G6, G7 // reserved for kernel
    155                                  )>;
    156 
    157 def FPRegs : RegisterClass<"SP", [f32], 32, (sequence "F%u", 0, 31)>;
    158 
    159 def DFPRegs : RegisterClass<"SP", [f64], 64, (sequence "D%u", 0, 15)>;
    160