1 ; Toshiba MeP Media Engine architecture description. -*- Scheme -*- 2 ; Copyright 2011 Free Software Foundation, Inc. 3 ; 4 ; Contributed by Red Hat Inc; 5 ; 6 ; This file is part of the GNU Binutils. 7 ; 8 ; This program is free software; you can redistribute it and/or modify 9 ; it under the terms of the GNU General Public License as published by 10 ; the Free Software Foundation; either version 3 of the License, or 11 ; (at your option) any later version. 12 ; 13 ; This program is distributed in the hope that it will be useful, 14 ; but WITHOUT ANY WARRANTY; without even the implied warranty of 15 ; MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 16 ; GNU General Public License for more details. 17 ; 18 ; You should have received a copy of the GNU General Public License 19 ; along with this program; if not, write to the Free Software 20 ; Foundation, Inc., 51 Franklin Street - Fifth Floor, Boston, 21 ; MA 02110-1301, USA. 22 23 (include "simplify.inc") 24 25 (define-pmacro isa-enum () 26 (isas mep 27 ; begin-isa-enum 28 ext_core1 ext_cop1_16 ext_cop1_32 ext_cop1_48 ext_cop1_64 29 ; end-isa-enum 30 ) 31 ) 32 33 (define-arch 34 (name mep) 35 (comment "Toshiba MeP Media Engine") 36 (insn-lsb0? #f) ;; work around cgen limitation 37 (machs mep h1 c5) 38 isa-enum 39 ) 40 41 (define-isa 42 (name mep) 43 (comment "MeP core instruction set") 44 (default-insn-word-bitsize 32) 45 (default-insn-bitsize 32) 46 (base-insn-bitsize 32) 47 ) 48 49 ; begin-isas 50 (define-isa 51 (name ext_core1) 52 (comment "MeP core extension instruction set") 53 (default-insn-word-bitsize 32) 54 (default-insn-bitsize 32) 55 (base-insn-bitsize 32) 56 ) 57 58 (define-isa 59 (name ext_cop1_16) 60 (comment "MeP coprocessor instruction set") 61 (default-insn-word-bitsize 32) 62 (default-insn-bitsize 32) 63 (base-insn-bitsize 32) 64 ) 65 66 (define-isa 67 (name ext_cop1_32) 68 (comment "MeP coprocessor instruction set") 69 (default-insn-word-bitsize 32) 70 (default-insn-bitsize 32) 71 (base-insn-bitsize 32) 72 ) 73 74 (define-isa 75 (name ext_cop1_48) 76 (comment "MeP coprocessor instruction set") 77 (default-insn-word-bitsize 32) 78 (default-insn-bitsize 32) 79 (base-insn-bitsize 32) 80 ) 81 82 (define-isa 83 (name ext_cop1_64) 84 (comment "MeP coprocessor instruction set") 85 (default-insn-word-bitsize 32) 86 (default-insn-bitsize 32) 87 (base-insn-bitsize 32) 88 ) 89 90 (define-pmacro all-mep-isas () (ISA mep,ext_core1,ext_cop1_16,ext_cop1_32,ext_cop1_48,ext_cop1_64)) 91 92 (define-pmacro all-mep-core-isas () (ISA mep,ext_core1,ext_cop1_32)) 93 94 (define-pmacro all-core-isa-list () mep,ext_core1) 95 ; end-isas 96 97 (define-cpu 98 (name mepf) 99 (comment "MeP family") 100 (endian either) 101 (insn-chunk-bitsize 16) 102 (word-bitsize 32) 103 ) 104 105 (define-mach 106 (name mep) 107 (comment "MeP media engine") 108 (cpu mepf) 109 isa-enum 110 ) 111 112 (define-mach 113 (name h1) 114 (comment "H1 media engine") 115 (cpu mepf) 116 isa-enum 117 ) 118 119 (define-mach 120 (name c5) 121 (comment "C5 media engine") 122 (cpu mepf) 123 isa-enum 124 ) 125 126 (define-model 127 (name mep) 128 (comment "MeP media engine processor") 129 (mach c5) ; mach gets changed by MeP-Integrator 130 131 (unit u-exec "execution unit" () 132 1 1 ; issue done 133 () () () ()) 134 135 ; Branch unit 136 (unit u-branch "Branch Unit" () 137 0 0 ; issue done 138 () ; state 139 () ; inputs 140 ((pc)) ; outputs 141 () ; profile action (default) 142 ) 143 144 ; Multiply unit 145 (unit u-multiply "Multiply Unit" () 146 0 0 ; issue done 147 () ; state 148 () ; inputs 149 () ; outputs 150 () ; profile action (default) 151 ) 152 153 ; Divide unit 154 (unit u-divide "Divide Unit" () 155 0 0 ; issue done 156 () ; state 157 () ; inputs 158 () ; outputs 159 () ; profile action (default) 160 ) 161 162 ; Stcb unit 163 (unit u-stcb "stcb Unit" () 164 0 0 ; issue done 165 () ; state 166 () ; inputs 167 () ; outputs 168 () ; profile action (default) 169 ) 170 171 ; Ldcb unit 172 (unit u-ldcb "ldcb Unit" () 173 0 0 ; issue done 174 () ; state 175 () ; inputs 176 () ; outputs 177 () ; profile action (default) 178 ) 179 180 ; Load gpr unit 181 (unit u-load-gpr "Load into GPR Unit" () 182 0 0 ; issue done 183 () ; state 184 () ; inputs 185 ((loadreg INT -1)) ; outputs 186 () ; profile action (default) 187 ) 188 189 (unit u-ldcb-gpr "Ldcb into GPR Unit" () 190 0 0 ; issue done 191 () ; state 192 () ; inputs 193 ((loadreg INT -1)) ; outputs 194 () ; profile action (default) 195 ) 196 197 ; Multiply into GPR unit 198 (unit u-mul-gpr "Multiply into GPR Unit" () 199 0 0 ; issue done 200 () ; state 201 () ; inputs 202 ((resultreg INT -1)) ; outputs 203 () ; profile action (default) 204 ) 205 206 ; Use gpr unit -- stalls if GPR not ready 207 (unit u-use-gpr "Use GPR Unit" () 208 0 0 ; issue done 209 () ; state 210 ((usereg INT -1)) ; inputs 211 () ; outputs 212 () ; profile action (default) 213 ) 214 215 ; Use ctrl-reg unit -- stalls if CTRL-REG not ready 216 (unit u-use-ctrl-reg "Use CTRL-REG Unit" () 217 0 0 ; issue done 218 () ; state 219 ((usereg INT -1)) ; inputs 220 () ; outputs 221 () ; profile action (default) 222 ) 223 224 ; Store ctrl-reg unit -- stalls if CTRL-REG not ready 225 (unit u-store-ctrl-reg "Store CTRL-REG Unit" () 226 0 0 ; issue done 227 () ; state 228 () ; inputs 229 ((storereg INT -1)) ; outputs 230 () ; profile action (default) 231 ) 232 ) 233 235 ; Hardware elements. 236 237 (dnh h-pc "program counter" (PC PROFILE all-mep-isas) (pc) () () ()) 238 239 (define-hardware 240 (name h-gpr) 241 (comment "General purpose registers") 242 (attrs all-mep-isas CACHE-ADDR PROFILE) 243 (type register SI (16)) 244 (indices keyword "$" 245 (("0" 0) ("1" 1) ("2" 2) ("3" 3) ("4" 4) ("5" 5) 246 ("6" 6) ("7" 7) ("8" 8) ("9" 9) ("10" 10) ("11" 11) 247 ; "$8" is the preferred name for register 8, but "$tp", "$gp" 248 ; and "$sp" are preferred for their respective registers. 249 (fp 8) (tp 13) (gp 14) (sp 15) 250 ("12" 12) ("13" 13) ("14" 14) ("15" 15))) 251 ) 252 253 (define-hardware 254 (name h-csr) 255 (comment "Control/special registers") 256 (attrs all-mep-isas PROFILE) 257 (type register SI (32)) 258 (indices keyword "$" 259 ((pc 0) (lp 1) (sar 2) (rpb 4) (rpe 5) (rpc 6) 260 (hi 7) (lo 8) (mb0 12) (me0 13) (mb1 14) (me1 15) 261 (psw 16) (id 17) (tmp 18) (epc 19) (exc 20) (cfg 21) 262 (npc 23) (dbg 24) (depc 25) (opt 26) (rcfg 27) (ccfg 28) 263 ; begin-extra-csr-registers 264 (vid 22) 265 ; end-extra-csr-registers 266 )) 267 (get (index) (c-call SI "cgen_get_csr_value" index)) 268 (set (index newval) (c-call VOID "cgen_set_csr_value" index newval)) 269 ) 270 271 (define-pmacro (-reg-pair n) ((.sym n) n)) 272 (define-hardware 273 (name h-cr64) 274 (comment "64-bit coprocessor registers") 275 (attrs all-mep-isas) 276 ; This assumes that the data path of the co-pro is 64 bits. 277 (type register DI (32)) 278 (indices keyword "$c" (.map -reg-pair (.iota 32))) 279 (set (index newval) (c-call VOID "h_cr64_queue_set" index newval)) 280 ) 281 (define-hardware 282 (name h-cr64-w) 283 (comment "64-bit coprocessor registers, pending writes") 284 (attrs all-mep-isas) 285 ; This assumes that the data path of the co-pro is 64 bits. 286 (type register DI (32)) 287 ) 288 289 (define-hardware 290 (name h-cr) 291 (comment "32-bit coprocessor registers") 292 (attrs all-mep-isas VIRTUAL) 293 (type register SI (32)) 294 (indices keyword "$c" (.map -reg-pair (.iota 32))) 295 (set (index newval) (c-call VOID "h_cr64_set" index (ext DI newval))) 296 (get (index) (trunc SI (c-call DI "h_cr64_get" index))) 297 ) 298 299 ;; Given a coprocessor control register number N, expand to a 300 ;; name/index pair: ($ccrN N) 301 (define-pmacro (-ccr-reg-pair n) ((.sym "$ccr" n) n)) 302 303 (define-hardware 304 (name h-ccr) 305 (comment "Coprocessor control registers") 306 (attrs all-mep-isas) 307 (type register SI (64)) 308 (indices keyword "" (.map -ccr-reg-pair (.iota 64))) 309 (set (index newval) (c-call VOID "h_ccr_queue_set" index newval)) 310 ) 311 (define-hardware 312 (name h-ccr-w) 313 (comment "Coprocessor control registers, pending writes") 314 (attrs all-mep-isas) 315 (type register SI (64)) 316 ) 317 318 320 ; Instruction fields. Bit numbering reversed. 321 322 ; Conventions: 323 ; 324 ; N = number of bits in value 325 ; A = alignment (2 or 4, omit for 1) 326 ; B = leftmost (i.e. closest to zero) bit position 327 ; 328 ; -- Generic Fields (f-*) -- 329 ; N number of bits in *value* (1-24) 330 ; [us] signed vs unsigned 331 ; B position of left-most bit (4-16) 332 ; aA opt. alignment (2=drop 1 lsb, 4=drop 2 lsbs, etc) 333 ; n opt. for noncontiguous fields 334 ; f-foo-{hi,lo} msb/lsb parts of field f-foo 335 ; 336 ; -- Operands -- 337 ; pcrelNaA PC-relative branch target (signed) 338 ; pcabsNaA Absolute branch target (unsigned) 339 ; 340 ; [us]dispNaA [un]signed displacement 341 ; [us]immN [un]signed immediate value 342 ; addrNaA absolute address (unsigned) 343 ; 344 ; Additional prefixes may be used for special cases. 345 346 (dnf f-major "major opcode" (all-mep-core-isas) 0 4) 347 348 (dnf f-rn "register n" (all-mep-core-isas) 4 4) 349 (dnf f-rn3 "register 0-7" (all-mep-core-isas) 5 3) 350 (dnf f-rm "register m" (all-mep-core-isas) 8 4) 351 (dnf f-rl "register l" (all-mep-core-isas) 12 4) 352 (dnf f-sub2 "sub opcode (2 bits)" (all-mep-core-isas) 14 2) 353 (dnf f-sub3 "sub opcode (3 bits)" (all-mep-core-isas) 13 3) 354 (dnf f-sub4 "sub opcode (4 bits)" (all-mep-core-isas) 12 4) 355 (dnf f-ext "extended field" (all-mep-core-isas) 16 8) 356 (dnf f-ext4 "extended field 16:4" (all-mep-core-isas) 16 4) 357 (dnf f-ext62 "extended field 20:2" (all-mep-core-isas) 20 2) 358 (dnf f-crn "copro register n" (all-mep-core-isas) 4 4) 359 360 (df f-csrn-hi "cr hi 1u15" (all-mep-core-isas) 15 1 UINT #f #f) 361 (df f-csrn-lo "cr lo 4u8" (all-mep-core-isas) 8 4 UINT #f #f) 362 (define-multi-ifield 363 (name f-csrn) 364 (comment "control reg") 365 (attrs all-mep-core-isas) 366 (mode UINT) 367 (subfields f-csrn-hi f-csrn-lo) 368 (insert (sequence () 369 (set (ifield f-csrn-lo) (and (ifield f-csrn) #xf)) 370 (set (ifield f-csrn-hi) (srl (ifield f-csrn) 4)))) 371 (extract (set (ifield f-csrn) 372 (or (sll (ifield f-csrn-hi) 4) (ifield f-csrn-lo)))) 373 ) 374 375 (df f-crnx-hi "crx hi 1u28" (all-mep-core-isas) 28 1 UINT #f #f) 376 (df f-crnx-lo "crx lo 4u4" (all-mep-core-isas) 4 4 UINT #f #f) 377 (define-multi-ifield 378 (name f-crnx) 379 (comment "copro register n (0-31)") 380 (attrs all-mep-core-isas) 381 (mode UINT) 382 (subfields f-crnx-hi f-crnx-lo) 383 (insert (sequence () 384 (set (ifield f-crnx-lo) (and (ifield f-crnx) #xf)) 385 (set (ifield f-crnx-hi) (srl (ifield f-crnx) 4)))) 386 (extract (set (ifield f-crnx) 387 (or (sll (ifield f-crnx-hi) 4) (ifield f-crnx-lo)))) 388 ) 389 390 ; Miscellaneous fields. 391 392 (define-pmacro (dnfb n) 393 (dnf (.sym f- n) (.str "bit " n) (all-mep-isas) n 1)) 394 395 ; Define small fields used throughout the instruction set description. 396 ; Each field (eg. `f-N') is at single bit field at position N. 397 398 (dnfb 0) 399 (dnfb 1) 400 (dnfb 2) 401 (dnfb 3) 402 (dnfb 4) 403 (dnfb 5) 404 (dnfb 6) 405 (dnfb 7) 406 (dnfb 8) 407 (dnfb 9) 408 (dnfb 10) 409 (dnfb 11) 410 (dnfb 12) 411 (dnfb 13) 412 (dnfb 14) 413 (dnfb 15) 414 (dnfb 16) 415 (dnfb 17) 416 (dnfb 18) 417 (dnfb 19) 418 (dnfb 20) 419 (dnfb 21) 420 (dnfb 22) 421 (dnfb 23) 422 (dnfb 24) 423 (dnfb 25) 424 (dnfb 26) 425 (dnfb 27) 426 (dnfb 28) 427 (dnfb 29) 428 (dnfb 30) 429 (dnfb 31) 430 431 ; Branch/Jump target addresses 432 433 (df f-8s8a2 "pc-rel addr (8 bits)" (all-mep-core-isas PCREL-ADDR) 8 7 INT 434 ((value pc) (sra SI (sub SI value pc) 1)) 435 ((value pc) (add SI (sll SI value 1) pc))) 436 437 (df f-12s4a2 "pc-rel addr (12 bits)" (all-mep-core-isas PCREL-ADDR) 4 11 INT 438 ((value pc) (sra SI (sub SI value pc) 1)) 439 ((value pc) (add SI (sll SI value 1) pc))) 440 441 (df f-17s16a2 "pc-rel addr (17 bits)" (all-mep-core-isas PCREL-ADDR) 16 16 INT 442 ((value pc) (sra SI (sub SI value pc) 1)) 443 ((value pc) (add SI (sll SI value 1) pc))) 444 445 (df f-24s5a2n-hi "24s5a2n hi 16s16" (all-mep-core-isas PCREL-ADDR) 16 16 INT #f #f) 446 (df f-24s5a2n-lo "24s5a2n lo 7s5a2" (all-mep-core-isas PCREL-ADDR) 5 7 UINT #f #f) 447 (define-multi-ifield 448 (name f-24s5a2n) 449 (comment "pc-rel addr (24 bits align 2)") 450 (attrs all-mep-core-isas PCREL-ADDR) 451 (mode INT) 452 (subfields f-24s5a2n-hi f-24s5a2n-lo) 453 (insert (sequence () 454 (set (ifield f-24s5a2n) 455 (sub (ifield f-24s5a2n) pc)) 456 (set (ifield f-24s5a2n-lo) 457 (srl (and (ifield f-24s5a2n) #xfe) 1)) 458 (set (ifield f-24s5a2n-hi) 459 (sra INT (ifield f-24s5a2n) 8)))) 460 (extract (set (ifield f-24s5a2n) 461 (add SI (or (sll (ifield f-24s5a2n-hi) 8) 462 (sll (ifield f-24s5a2n-lo) 1)) 463 pc))) 464 ) 465 466 (df f-24u5a2n-hi "24u5a2n hi 16u16" (all-mep-core-isas) 16 16 UINT #f #f) 467 (df f-24u5a2n-lo "24u5a2n lo 7u5a2" (all-mep-core-isas) 5 7 UINT #f #f) 468 (define-multi-ifield 469 (name f-24u5a2n) 470 (comment "abs jump target (24 bits, alignment 2)") 471 (attrs all-mep-core-isas ABS-ADDR) 472 (mode UINT) 473 (subfields f-24u5a2n-hi f-24u5a2n-lo) 474 (insert (sequence () 475 (set (ifield f-24u5a2n-lo) 476 (srl (and (ifield f-24u5a2n) #xff) 1)) 477 (set (ifield f-24u5a2n-hi) 478 (srl (ifield f-24u5a2n) 8)) 479 )) 480 (extract (set (ifield f-24u5a2n) 481 (or (sll (ifield f-24u5a2n-hi) 8) 482 (sll (ifield f-24u5a2n-lo) 1)))) 483 ) 484 485 ; Displacement fields. 486 487 (df f-2u6 "SAR offset (2 bits)" (all-mep-core-isas) 6 2 UINT #f #f) 488 (df f-7u9 "tp-rel b (7 bits)" (all-mep-core-isas) 9 7 UINT #f #f) 489 (df f-7u9a2 "tp-rel h (7 bits)" (all-mep-core-isas) 9 6 UINT 490 ((value pc) (srl SI value 1)) 491 ((value pc) (sll SI value 1))) 492 (df f-7u9a4 "tp/sp-rel w (7 bits)" (all-mep-core-isas) 9 5 UINT 493 ((value pc) (srl SI value 2)) 494 ((value pc) (sll SI value 2))) 495 (df f-16s16 "general 16-bit s-val" (all-mep-core-isas) 16 16 INT #f #f) 496 497 ; Immediate fields. 498 499 (df f-2u10 "swi level (2 bits)" (all-mep-core-isas) 10 2 UINT #f #f) 500 (df f-3u5 "bit offset (3 bits)" (all-mep-core-isas) 5 3 UINT #f #f) 501 (df f-4u8 "bCC const (4 bits)" (all-mep-core-isas) 8 4 UINT #f #f) 502 (df f-5u8 "slt & shifts (5 bits)" (all-mep-core-isas) 8 5 UINT #f #f) 503 (df f-5u24 "clip immediate (5 bits)" (all-mep-core-isas) 24 5 UINT #f #f) 504 (df f-6s8 "add immediate (6 bits)" (all-mep-core-isas) 8 6 INT #f #f) 505 (df f-8s8 "add imm (8 bits)" (all-mep-core-isas) 8 8 INT #f #f) 506 (df f-16u16 "general 16-bit u-val" (all-mep-core-isas) 16 16 UINT #f #f) 507 (df f-12u16 "cmov fixed 1" (all-mep-core-isas) 16 12 UINT #f #f) 508 (df f-3u29 "cmov fixed 2" (all-mep-core-isas) 29 3 UINT #f #f) 509 510 511 ; These are all for the coprocessor opcodes 512 513 ; The field is like IJKiiiiiii where I and J are toggled if K is set, 514 ; for compatibility with older cores. 515 (define-pmacro (compute-cdisp10 val) 516 (cond SI 517 ((and SI (cond SI ((and SI val #x80) (xor SI val #x300)) (else val)) #x200) 518 (sub (cond SI ((and SI val #x80) (xor SI val #x300)) (else val)) #x400)) 519 (else 520 (cond SI ((and SI val #x80) (xor SI val #x300)) (else val))) 521 ) 522 ) 523 (define-pmacro (extend-cdisp10 val) 524 (cond SI 525 ((and SI (compute-cdisp10 val) #x200) 526 (sub (and SI (compute-cdisp10 val) #x3ff) #x400)) 527 (else 528 (and SI (compute-cdisp10 val) #x3ff)) 529 ) 530 ) 531 532 (df f-cdisp10 "cop imm10" (all-mep-core-isas) 22 10 INT 533 ((value pc) (extend-cdisp10 value)) 534 ((value pc) (extend-cdisp10 value)) 535 ) 536 537 ; Non-contiguous fields. 538 539 (df f-24u8a4n-hi "24u8a4n hi 16u16" (all-mep-core-isas) 16 16 UINT #f #f) 540 (df f-24u8a4n-lo "24u8a4n lo 8u8a4" (all-mep-core-isas) 8 6 UINT #f #f) 541 (define-multi-ifield 542 (name f-24u8a4n) 543 (comment "absolute 24-bit address") 544 (attrs all-mep-core-isas) 545 (mode UINT) 546 (subfields f-24u8a4n-hi f-24u8a4n-lo) 547 (insert (sequence () 548 (set (ifield f-24u8a4n-hi) (srl (ifield f-24u8a4n) 8)) 549 (set (ifield f-24u8a4n-lo) (srl (and (ifield f-24u8a4n) #xfc) 2)))) 550 (extract (set (ifield f-24u8a4n) 551 (or (sll (ifield f-24u8a4n-hi) 8) 552 (sll (ifield f-24u8a4n-lo) 2)))) 553 ) 554 555 (df f-24u8n-hi "24u8n hi 16u16" (all-mep-core-isas) 16 16 UINT #f #f) 556 (df f-24u8n-lo "24u8n lo 8u8" (all-mep-core-isas) 8 8 UINT #f #f) 557 (define-multi-ifield 558 (name f-24u8n) 559 (comment "24-bit constant") 560 (attrs all-mep-core-isas) 561 (mode UINT) 562 (subfields f-24u8n-hi f-24u8n-lo) 563 (insert (sequence () 564 (set (ifield f-24u8n-hi) (srl (ifield f-24u8n) 8)) 565 (set (ifield f-24u8n-lo) (and (ifield f-24u8n) #xff)))) 566 (extract (set (ifield f-24u8n) 567 (or (sll (ifield f-24u8n-hi) 8) 568 (ifield f-24u8n-lo)))) 569 ) 570 571 (df f-24u4n-hi "24u4n hi 8u4" (all-mep-core-isas) 4 8 UINT #f #f) 572 (df f-24u4n-lo "24u4n lo 16u16" (all-mep-core-isas) 16 16 UINT #f #f) 573 (define-multi-ifield 574 (name f-24u4n) 575 (comment "coprocessor code") 576 (attrs all-mep-core-isas) 577 (mode UINT) 578 (subfields f-24u4n-hi f-24u4n-lo) 579 (insert (sequence () 580 (set (ifield f-24u4n-hi) (srl (ifield f-24u4n) 16)) 581 (set (ifield f-24u4n-lo) (and (ifield f-24u4n) #xffff)))) 582 (extract (set (ifield f-24u4n) 583 (or (sll (ifield f-24u4n-hi) 16) 584 (ifield f-24u4n-lo)))) 585 ) 586 587 (define-multi-ifield 588 (name f-callnum) 589 (comment "system call number field") 590 (attrs all-mep-core-isas) 591 (mode UINT) 592 (subfields f-5 f-6 f-7 f-11) 593 (insert (sequence () 594 (set (ifield f-5) (and (srl (ifield f-callnum) 3) 1)) 595 (set (ifield f-6) (and (srl (ifield f-callnum) 2) 1)) 596 (set (ifield f-7) (and (srl (ifield f-callnum) 1) 1)) 597 (set (ifield f-11) (and (ifield f-callnum) 1)))) 598 (extract (set (ifield f-callnum) 599 (or (sll (ifield f-5) 3) 600 (or (sll (ifield f-6) 2) 601 (or (sll (ifield f-7) 1) 602 (ifield f-11)))))) 603 ) 604 605 (df f-ccrn-hi "ccrn hi 2u28" (all-mep-core-isas) 28 2 UINT #f #f) 606 (df f-ccrn-lo "ccrn lo 4u4" (all-mep-core-isas) 4 4 UINT #f #f) 607 (define-multi-ifield 608 (name f-ccrn) 609 (comment "Coprocessor register number field") 610 (attrs all-mep-core-isas) 611 (mode UINT) 612 (subfields f-ccrn-hi f-ccrn-lo) 613 (insert (sequence () 614 (set (ifield f-ccrn-hi) (and (srl (ifield f-ccrn) 4) #x3)) 615 (set (ifield f-ccrn-lo) (and (ifield f-ccrn) #xf)))) 616 (extract (set (ifield f-ccrn) 617 (or (sll (ifield f-ccrn-hi) 4) 618 (ifield f-ccrn-lo)))) 619 ) 620 622 ; Operands. 623 624 ;; Only LABEL, REGNUM, FMAX_FLOAT and FMAX_INT are now relevant for correct 625 ;; operation. The others are mostly kept for backwards compatibility, 626 ;; although they do affect the dummy prototypes in 627 ;; gcc/config/mep/intrinsics.h. 628 (define-attr 629 (type enum) 630 (for operand) 631 (name CDATA) 632 (comment "datatype to use for C intrinsics mapping") 633 (values LABEL REGNUM FMAX_FLOAT FMAX_INT 634 POINTER LONG ULONG SHORT USHORT CHAR UCHAR CP_DATA_BUS_INT) 635 (default LONG)) 636 637 (define-attr 638 (type enum) 639 (for insn) 640 (name CPTYPE) 641 (comment "datatype to use for coprocessor values") 642 (values CP_DATA_BUS_INT VECT V2SI V4HI V8QI V2USI V4UHI V8UQI) 643 (default CP_DATA_BUS_INT)) 644 645 (define-attr 646 (type enum) 647 (for insn) 648 (name CRET) 649 ;; VOID - all arguments are passed as parameters; if any are written, pointers to them are passed. 650 ;; FIRST - the first argument is the return value. 651 ;; FIRSTCOPY - the first argument is the return value, but a copy is also the first parameter. 652 (values VOID FIRST FIRSTCOPY) 653 (default VOID) 654 (comment "Insn's intrinsic returns void, or the first argument rather than (or in addition to) passing it.")) 655 656 (define-attr 657 (type integer) 658 (for operand) 659 (name ALIGN) 660 (comment "alignment of immediate operands") 661 (default 1)) 662 663 (define-attr 664 (for operand) 665 (type boolean) 666 (name RELOC_IMPLIES_OVERFLOW) 667 (comment "Operand should not be considered as a candidate for relocs")) 668 669 (define-attr 670 (for hardware) 671 (type boolean) 672 (name IS_FLOAT) 673 (comment "Register contains a floating point value")) 674 675 (define-pmacro (dpop name commment attrib hwr field func) 676 (define-full-operand name comment attrib 677 hwr DFLT field ((parse func)) () ())) 678 (define-pmacro (dprp name commment attrib hwr field pafunc prfunc) 679 (define-full-operand name comment attrib 680 hwr DFLT field ((parse pafunc) (print prfunc)) () ())) 681 682 (dnop r0 "register 0" (all-mep-core-isas) h-gpr 0) 683 (dnop rn "register Rn" (all-mep-core-isas) h-gpr f-rn) 684 (dnop rm "register Rm" (all-mep-core-isas) h-gpr f-rm) 685 (dnop rl "register Rl" (all-mep-core-isas) h-gpr f-rl) 686 (dnop rn3 "register 0-7" (all-mep-core-isas) h-gpr f-rn3) 687 688 ;; Variants of RM/RN with different CDATA attributes. See comment above 689 ;; CDATA for more details. 690 691 (dnop rma "register Rm holding pointer" (all-mep-core-isas (CDATA POINTER)) h-gpr f-rm) 692 693 (dnop rnc "register Rn holding char" (all-mep-core-isas (CDATA LONG)) h-gpr f-rn) 694 (dnop rnuc "register Rn holding unsigned char" (all-mep-core-isas (CDATA LONG)) h-gpr f-rn) 695 (dnop rns "register Rn holding short" (all-mep-core-isas (CDATA LONG)) h-gpr f-rn) 696 (dnop rnus "register Rn holding unsigned short" (all-mep-core-isas (CDATA LONG)) h-gpr f-rn) 697 (dnop rnl "register Rn holding long" (all-mep-core-isas (CDATA LONG)) h-gpr f-rn) 698 (dnop rnul "register Rn holding unsigned long" (all-mep-core-isas (CDATA ULONG)) h-gpr f-rn) 699 700 (dnop rn3c "register 0-7 holding unsigned char" (all-mep-core-isas (CDATA LONG)) h-gpr f-rn3) 701 (dnop rn3uc "register 0-7 holding byte" (all-mep-core-isas (CDATA LONG)) h-gpr f-rn3) 702 (dnop rn3s "register 0-7 holding unsigned short" (all-mep-core-isas (CDATA LONG)) h-gpr f-rn3) 703 (dnop rn3us "register 0-7 holding short" (all-mep-core-isas (CDATA LONG)) h-gpr f-rn3) 704 (dnop rn3l "register 0-7 holding unsigned long" (all-mep-core-isas (CDATA LONG)) h-gpr f-rn3) 705 (dnop rn3ul "register 0-7 holding long" (all-mep-core-isas (CDATA ULONG)) h-gpr f-rn3) 706 707 708 (dnop lp "link pointer" (all-mep-core-isas) h-csr 1) 709 (dnop sar "shift amount register" (all-mep-core-isas) h-csr 2) 710 (dnop hi "high result" (all-mep-core-isas) h-csr 7) 711 (dnop lo "low result" (all-mep-core-isas) h-csr 8) 712 (dnop mb0 "modulo begin register 0" (all-mep-core-isas) h-csr 12) 713 (dnop me0 "modulo end register 0" (all-mep-core-isas) h-csr 13) 714 (dnop mb1 "modulo begin register 1" (all-mep-core-isas) h-csr 14) 715 (dnop me1 "modulo end register 1" (all-mep-core-isas) h-csr 15) 716 (dnop psw "program status word" (all-mep-core-isas) h-csr 16) 717 (dnop epc "exception prog counter" (all-mep-core-isas) h-csr 19) 718 (dnop exc "exception cause" (all-mep-core-isas) h-csr 20) 719 (dnop npc "nmi program counter" (all-mep-core-isas) h-csr 23) 720 (dnop dbg "debug register" (all-mep-core-isas) h-csr 24) 721 (dnop depc "debug exception pc" (all-mep-core-isas) h-csr 25) 722 (dnop opt "option register" (all-mep-core-isas) h-csr 26) 723 (dnop r1 "register 1" (all-mep-core-isas) h-gpr 1) 724 (dnop tp "tiny data area pointer" (all-mep-core-isas) h-gpr 13) 725 (dnop sp "stack pointer" (all-mep-core-isas) h-gpr 15) 726 (dprp tpr "TP register" (all-mep-core-isas) h-gpr 13 "tpreg" "tpreg") 727 (dprp spr "SP register" (all-mep-core-isas) h-gpr 15 "spreg" "spreg") 728 729 (define-full-operand 730 csrn "control/special register" (all-mep-core-isas (CDATA REGNUM)) h-csr 731 DFLT f-csrn ((parse "csrn")) () () 732 ) 733 734 (dnop csrn-idx "control/special reg idx" (all-mep-core-isas) h-uint f-csrn) 735 (dnop crn64 "copro Rn (64-bit)" (all-mep-core-isas (CDATA CP_DATA_BUS_INT)) h-cr64 f-crn) 736 (dnop crn "copro Rn (32-bit)" (all-mep-core-isas (CDATA CP_DATA_BUS_INT)) h-cr f-crn) 737 (dnop crnx64 "copro Rn (0-31, 64-bit)" (all-mep-core-isas (CDATA CP_DATA_BUS_INT)) h-cr64 f-crnx) 738 (dnop crnx "copro Rn (0-31, 32-bit)" (all-mep-core-isas (CDATA CP_DATA_BUS_INT)) h-cr f-crnx) 739 (dnop ccrn "copro control reg CCRn" (all-mep-core-isas (CDATA REGNUM)) h-ccr f-ccrn) 740 (dnop cccc "copro flags" (all-mep-core-isas) h-uint f-rm) 741 742 (dprp pcrel8a2 "pc-rel addr (8 bits)" (all-mep-core-isas (CDATA LABEL) RELAX) h-sint f-8s8a2 "mep_align" "address") 743 (dprp pcrel12a2 "pc-rel addr (12 bits)" (all-mep-core-isas (CDATA LABEL) RELAX) h-sint f-12s4a2 "mep_align" "address") 744 (dprp pcrel17a2 "pc-rel addr (17 bits)" (all-mep-core-isas (CDATA LABEL) RELAX) h-sint f-17s16a2 "mep_align" "address") 745 (dprp pcrel24a2 "pc-rel addr (24 bits)" (all-mep-core-isas (CDATA LABEL)) h-sint f-24s5a2n "mep_align" "address") 746 (dprp pcabs24a2 "pc-abs addr (24 bits)" (all-mep-core-isas (CDATA LABEL)) h-uint f-24u5a2n "mep_alignu" "address") 747 748 (dpop sdisp16 "displacement (16 bits)" (all-mep-core-isas) h-sint f-16s16 "signed16") 749 (dpop simm16 "signed imm (16 bits)" (all-mep-core-isas) h-sint f-16s16 "signed16") 750 (dpop uimm16 "unsigned imm (16 bits)" (all-mep-core-isas) h-uint f-16u16 "unsigned16") 751 (dnop code16 "uci/dsp code (16 bits)" (all-mep-core-isas) h-uint f-16u16) 752 753 (dnop udisp2 "SSARB addend (2 bits)" (all-mep-core-isas) h-sint f-2u6) 754 (dnop uimm2 "interrupt (2 bits)" (all-mep-core-isas) h-uint f-2u10) 755 756 (dnop simm6 "add const (6 bits)" (all-mep-core-isas) h-sint f-6s8) 757 (dnop simm8 "mov const (8 bits)" (all-mep-core-isas RELOC_IMPLIES_OVERFLOW) 758 h-sint f-8s8) 759 760 (dpop addr24a4 "sw/lw addr (24 bits)" (all-mep-core-isas (ALIGN 4)) h-uint f-24u8a4n "mep_alignu") 761 (dnop code24 "coprocessor code" (all-mep-core-isas) h-uint f-24u4n) 762 763 (dnop callnum "system call number" (all-mep-core-isas) h-uint f-callnum) 764 (dnop uimm3 "bit immediate (3 bits)" (all-mep-core-isas) h-uint f-3u5) 765 (dnop uimm4 "bCC const (4 bits)" (all-mep-core-isas) h-uint f-4u8) 766 (dnop uimm5 "bit/shift val (5 bits)" (all-mep-core-isas) h-uint f-5u8) 767 768 (dpop udisp7 "tp-rel b (7 bits)" (all-mep-core-isas) h-uint f-7u9 "unsigned7") 769 (dpop udisp7a2 "tp-rel h (7 bits)" (all-mep-core-isas (ALIGN 2)) h-uint f-7u9a2 "unsigned7") 770 (dpop udisp7a4 "tp/sp-rel w (7 bits)" (all-mep-core-isas (ALIGN 4)) h-uint f-7u9a4 "unsigned7") 771 (dpop uimm7a4 "sp w-addend (7 bits)" (all-mep-core-isas (ALIGN 4)) h-uint f-7u9a4 "mep_alignu") 772 773 (dnop uimm24 "immediate (24 bits)" (all-mep-core-isas) h-uint f-24u8n) 774 775 (dnop cimm4 "cache immed'te (4 bits)" (all-mep-core-isas) h-uint f-rn) 776 (dnop cimm5 "clip immediate (5 bits)" (all-mep-core-isas) h-uint f-5u24) 777 778 (dpop cdisp10 "copro addend (8/10 bits)" (all-mep-core-isas) h-sint f-cdisp10 "cdisp10") 779 (dpop cdisp10a2 "copro addend (8/10 bits)" (all-mep-core-isas) h-sint f-cdisp10 "cdisp10") 780 (dpop cdisp10a4 "copro addend (8/10 bits)" (all-mep-core-isas) h-sint f-cdisp10 "cdisp10") 781 (dpop cdisp10a8 "copro addend (8/10 bits)" (all-mep-core-isas) h-sint f-cdisp10 "cdisp10") 782 783 ; Special operand representing the various ways that the literal zero can be 784 ; specified. 785 (define-full-operand 786 zero "Zero operand" (all-mep-core-isas) h-sint DFLT f-nil 787 ((parse "zero")) () () 788 ) 789 791 ; Attributes. 792 793 (define-attr 794 (for insn) 795 (type boolean) 796 (name OPTIONAL_BIT_INSN) 797 (comment "optional bit manipulation instruction")) 798 799 (define-attr 800 (for insn) 801 (type boolean) 802 (name OPTIONAL_MUL_INSN) 803 (comment "optional 32-bit multiply instruction")) 804 805 (define-attr 806 (for insn) 807 (type boolean) 808 (name OPTIONAL_DIV_INSN) 809 (comment "optional 32-bit divide instruction")) 810 811 (define-attr 812 (for insn) 813 (type boolean) 814 (name OPTIONAL_DEBUG_INSN) 815 (comment "optional debug instruction")) 816 817 (define-attr 818 (for insn) 819 (type boolean) 820 (name OPTIONAL_LDZ_INSN) 821 (comment "optional leading zeroes instruction")) 822 823 (define-attr 824 (for insn) 825 (type boolean) 826 (name OPTIONAL_ABS_INSN) 827 (comment "optional absolute difference instruction")) 828 829 (define-attr 830 (for insn) 831 (type boolean) 832 (name OPTIONAL_AVE_INSN) 833 (comment "optional average instruction")) 834 835 (define-attr 836 (for insn) 837 (type boolean) 838 (name OPTIONAL_MINMAX_INSN) 839 (comment "optional min/max instruction")) 840 841 (define-attr 842 (for insn) 843 (type boolean) 844 (name OPTIONAL_CLIP_INSN) 845 (comment "optional clipping instruction")) 846 847 (define-attr 848 (for insn) 849 (type boolean) 850 (name OPTIONAL_SAT_INSN) 851 (comment "optional saturation instruction")) 852 853 (define-attr 854 (for insn) 855 (type boolean) 856 (name OPTIONAL_UCI_INSN) 857 (comment "optional UCI instruction")) 858 859 (define-attr 860 (for insn) 861 (type boolean) 862 (name OPTIONAL_DSP_INSN) 863 (comment "optional DSP instruction")) 864 865 (define-attr 866 (for insn) 867 (type boolean) 868 (name OPTIONAL_CP_INSN) 869 (comment "optional coprocessor-related instruction")) 870 871 (define-attr 872 (for insn) 873 (type boolean) 874 (name OPTIONAL_CP64_INSN) 875 (comment "optional coprocessor-related 64 data bit instruction")) 876 877 (define-attr 878 (for insn) 879 (type boolean) 880 (name OPTIONAL_VLIW64) 881 (comment "optional vliw64 mode (vliw32 is default)")) 882 883 (define-attr 884 (for insn) 885 (type enum) 886 (name STALL) 887 (attrs META) 888 (values NONE SHIFTI INT2 LOAD STORE LDC STC LDCB STCB SSARB FSFT RET 889 ADVCK MUL MULR DIV) 890 (default NONE) 891 (comment "gcc stall attribute")) 892 893 (define-attr 894 (for insn) 895 (type string) 896 (name INTRINSIC) 897 (attrs META) 898 (comment "gcc intrinsic name")) 899 900 (define-attr 901 (for insn) 902 (type enum) 903 (name SLOT) 904 (attrs META) 905 (values NONE C3 V1 V3 P0S P0 P1) 906 (default NONE) 907 (comment "coprocessor slot type")) 908 909 (define-attr 910 (for insn) 911 (type boolean) 912 (name MAY_TRAP) 913 (comment "instruction may generate an exception")) 914 915 ; Attributes for scheduling restrictions in vliw mode 916 917 (define-attr 918 (for insn) 919 (type boolean) 920 (name VLIW_ALONE) 921 (comment "instruction can be scheduled alone in vliw mode")) 922 923 (define-attr 924 (for insn) 925 (type boolean) 926 (name VLIW_NO_CORE_NOP) 927 (comment "there is no corresponding nop core instruction")) 928 929 (define-attr 930 (for insn) 931 (type boolean) 932 (name VLIW_NO_COP_NOP) 933 (comment "there is no corresponding nop coprocessor instruction")) 934 935 (define-attr 936 (for insn) 937 (type boolean) 938 (name VLIW64_NO_MATCHING_NOP) 939 (comment "there is no corresponding nop coprocessor instruction")) 940 (define-attr 941 (for insn) 942 (type boolean) 943 (name VLIW32_NO_MATCHING_NOP) 944 (comment "there is no corresponding nop coprocessor instruction")) 945 946 (define-attr 947 (for insn) 948 (type boolean) 949 (name VOLATILE) 950 (comment "Insn is volatile.")) 951 952 (define-attr 953 (for insn) 954 (type integer) 955 (name LATENCY) 956 (comment "The latency of this insn, used for scheduling as an intrinsic in gcc") 957 (default 0)) 958 959 ; The MeP config tool will edit this. 960 (define-attr 961 (type enum) 962 (for insn) 963 (name CONFIG) 964 (values NONE ; config-attr-start 965 default 966 ) ; config-attr-end 967 ) 968 969 971 ; Enumerations. 972 973 (define-normal-insn-enum major "major opcodes" (all-mep-core-isas) MAJ_ 974 f-major 975 (.map .str (.iota 16)) 976 ) 977 978 979 (define-pmacro (dni-isa xname xcomment xattrs xsyntax xformat xsemantics xtiming isa) 980 (define-insn 981 (name xname) 982 (comment xcomment) 983 (.splice attrs (.unsplice xattrs) (ISA isa)) 984 (syntax xsyntax) 985 (format xformat) 986 (semantics xsemantics) 987 (.splice timing (.unsplice xtiming)) 988 ) 989 ) 990 991 (define-pmacro (dnmi-isa xname xcomment xattrs xsyntax xemit isa) 992 (dnmi xname xcomment (.splice (.unsplice xattrs) (ISA isa)) xsyntax xemit) 993 ) 994 995 ; For making profiling calls and dynamic configuration 996 (define-pmacro (cg-profile caller callee) 997 (c-call "cg_profile" caller callee) 998 ) 999 ; For dynamic configuration only 1000 (define-pmacro (cg-profile-jump caller callee) 1001 (c-call "cg_profile_jump" caller callee) 1002 ) 1003 1004 ; For defining Core Instructions 1005 (define-pmacro (dnci xname xcomment xattrs xsyntax xformat xsemantics xtiming) 1006 (dni-isa xname xcomment xattrs xsyntax xformat xsemantics xtiming all-core-isa-list) 1007 ) 1008 (define-pmacro (dncmi xname xcomment xattrs xsyntax xemit) 1009 (dnmi-isa xname xcomment xattrs xsyntax xemit all-core-isa-list) 1010 ) 1011 1012 ; For defining Coprocessor Instructions 1013 ;(define-pmacro (dncpi xname xcomment xattrs xsyntax xformat xsemantics xtiming) (dni-isa xname xcomment xattrs xsyntax xformat xsemantics xtiming cop) 1014 ;) 1015 1016 ;; flag setting macro 1017 (define-pmacro (set-bit xop xbitnum xval) 1018 (set xop (or 1019 (and xop (inv (sll 1 xbitnum))) 1020 (and (sll 1 xbitnum) (sll xval xbitnum))))) 1021 1022 ;; some flags we commonly use in vliw reasoning / mode-switching etc. 1023 (define-pmacro (get-opt.vliw64) (and (srl opt 6) 1)) 1024 (define-pmacro (get-opt.vliw32) (and (srl opt 5) 1)) 1025 (define-pmacro (get-rm.lsb) (and rm 1)) 1026 (define-pmacro (get-psw.om) (and (srl psw 12) 1)) 1027 (define-pmacro (get-psw.nmi) (and (srl psw 9) 1)) 1028 (define-pmacro (get-psw.iep) (and (srl psw 1) 1)) 1029 (define-pmacro (get-psw.ump) (and (srl psw 3) 1)) 1030 (define-pmacro (get-epc.etom) (and epc 1)) 1031 (define-pmacro (get-npc.ntom) (and npc 1)) 1032 (define-pmacro (get-lp.ltom) (and lp 1)) 1033 1034 (define-pmacro (set-psw.om zval) (set-bit (raw-reg h-csr 16) 12 zval)) 1035 (define-pmacro (set-psw.nmi zval) (set-bit (raw-reg h-csr 16) 9 zval)) 1036 (define-pmacro (set-psw.umc zval) (set-bit (raw-reg h-csr 16) 2 zval)) 1037 (define-pmacro (set-psw.iec zval) (set-bit (raw-reg h-csr 16) 0 zval)) 1038 (define-pmacro (set-rpe.elr zval) (set-bit (raw-reg h-csr 5) 0 zval)) 1039 1040 1041 ;; the "3 way switch" depending on our current operating mode and vliw status flags 1042 (define-pmacro (core-vliw-switch core-rtl vliw32-rtl vliw64-rtl) 1043 (cond 1044 ((andif (get-psw.om) (get-opt.vliw64)) vliw64-rtl) 1045 ((andif (get-psw.om) (get-opt.vliw32)) vliw32-rtl) 1046 (else core-rtl))) 1047 1048 ;; the varying-pcrel idiom 1049 (define-pmacro (set-vliw-modified-pcrel-offset xtarg xa xb xc) 1050 (core-vliw-switch (set xtarg (add pc xa)) 1051 (set xtarg (add pc xb)) 1052 (set xtarg (add pc xc)))) 1053 1054 ;; the increasing-alignment idiom in branch displacements 1055 (define-pmacro (set-vliw-alignment-modified xtarg zaddr) 1056 (core-vliw-switch (set xtarg (and zaddr (inv 1))) 1057 (set xtarg (and zaddr (inv 3))) 1058 (set xtarg (and zaddr (inv 7))))) 1059 1060 ;; the increasing-alignment idiom in option-only form 1061 (define-pmacro (set-vliw-aliignment-modified-by-option xtarg zaddr) 1062 (if (get-opt.vliw32) 1063 (set xtarg (and zaddr (inv 3))) 1064 (set xtarg (and zaddr (inv 7))))) 1065 1066 1067 1069 ; pmacros needed for coprocessor modulo addressing. 1070 1071 ; Taken from supplement ``The operation of the modulo addressing'' in 1072 ; Toshiba documentation rev 2.2, p. 34. 1073 1074 (define-pmacro (compute-mask0) 1075 (sequence SI ((SI temp)) 1076 (set temp (or mb0 me0)) 1077 (srl (const SI -1) (c-call SI "do_ldz" temp)))) 1078 1079 (define-pmacro (mod0 immed) 1080 (sequence SI ((SI modulo-mask)) 1081 (set modulo-mask (compute-mask0)) 1082 (if SI (eq (and rma modulo-mask) me0) 1083 (or (and rma (inv modulo-mask)) mb0) 1084 (add rma (ext SI immed))))) 1085 1086 (define-pmacro (compute-mask1) 1087 (sequence SI ((SI temp)) 1088 (set temp (or mb1 me1)) 1089 (srl (const SI -1) (c-call SI "do_ldz" temp)))) 1090 1091 (define-pmacro (mod1 immed) 1092 (sequence SI ((SI modulo-mask)) 1093 (set modulo-mask (compute-mask1)) 1094 (if SI (eq (and rma modulo-mask) me1) 1095 (or (and rma (inv modulo-mask)) mb1) 1096 (add rma (ext SI immed))))) 1097 1098 1100 ; Instructions. 1101 1102 ; A pmacro for use in semantic bodies of unimplemented insns. 1103 (define-pmacro (unimp mnemonic) (nop)) 1104 1105 ; Core specific instructions 1106 ; (include "mep-h1.cpu") ; -- exposed by MeP-Integrator 1107 (include "mep-c5.cpu") ; -- exposed by MeP-Integrator 1108 1109 ; Load/store instructions. 1110 1111 (dnci sb "store byte (register indirect)" ((STALL STORE)) 1112 "sb $rnc,($rma)" 1113 (+ MAJ_0 rnc rma (f-sub4 8)) 1114 (sequence () 1115 (c-call VOID "check_write_to_text" rma) 1116 (set (mem UQI rma) (and rnc #xff))) 1117 ((mep (unit u-use-gpr (in usereg rnc)) 1118 (unit u-use-gpr (in usereg rma)) 1119 (unit u-exec)))) 1120 1121 (dnci sh "store half-word (register indirect)" ((STALL STORE)) 1122 "sh $rns,($rma)" 1123 (+ MAJ_0 rns rma (f-sub4 9)) 1124 (sequence () 1125 (c-call VOID "check_write_to_text" (and rma (inv 1))) 1126 (set (mem UHI (and rma (inv 1))) (and rns #xffff))) 1127 ((mep (unit u-use-gpr (in usereg rns)) 1128 (unit u-use-gpr (in usereg rma)) 1129 (unit u-exec)))) 1130 1131 (dnci sw "store word (register indirect)" ((STALL STORE)) 1132 "sw $rnl,($rma)" 1133 (+ MAJ_0 rnl rma (f-sub4 10)) 1134 (sequence () 1135 (c-call VOID "check_write_to_text" (and rma (inv 3))) 1136 (set (mem USI (and rma (inv 3))) rnl)) 1137 ((mep (unit u-use-gpr (in usereg rnl)) 1138 (unit u-use-gpr (in usereg rma)) 1139 (unit u-exec)))) 1140 1141 (dnci lb "load byte (register indirect)" ((STALL LOAD) (LATENCY 2)) 1142 "lb $rnc,($rma)" 1143 (+ MAJ_0 rnc rma (f-sub4 12)) 1144 (set rnc (ext SI (mem QI rma))) 1145 ((mep (unit u-use-gpr (in usereg rma)) 1146 (unit u-exec) 1147 (unit u-load-gpr (out loadreg rnc))))) 1148 1149 (dnci lh "load half-word (register indirect)" ((STALL LOAD) (LATENCY 2)) 1150 "lh $rns,($rma)" 1151 (+ MAJ_0 rns rma (f-sub4 13)) 1152 (set rns (ext SI (mem HI (and rma (inv 1))))) 1153 ((mep (unit u-use-gpr (in usereg rma)) 1154 (unit u-exec) 1155 (unit u-load-gpr (out loadreg rns))))) 1156 1157 (dnci lw "load word (register indirect)" ((STALL LOAD) (LATENCY 2)) 1158 "lw $rnl,($rma)" 1159 (+ MAJ_0 rnl rma (f-sub4 14)) 1160 (set rnl (mem SI (and rma (inv 3)))) 1161 ((mep (unit u-use-gpr (in usereg rma)) 1162 (unit u-exec) 1163 (unit u-load-gpr (out loadreg rnl))))) 1164 1165 (dnci lbu "load unsigned byte (register indirect)" ((STALL LOAD) (LATENCY 2)) 1166 "lbu $rnuc,($rma)" 1167 (+ MAJ_0 rnuc rma (f-sub4 11)) 1168 (set rnuc (zext SI (mem UQI rma))) 1169 ((mep (unit u-use-gpr (in usereg rma)) 1170 (unit u-exec) 1171 (unit u-load-gpr (out loadreg rnuc))))) 1172 1173 (dnci lhu "load unsigned half-word (register indirect)" ((STALL LOAD) (LATENCY 2)) 1174 "lhu $rnus,($rma)" 1175 (+ MAJ_0 rnus rma (f-sub4 15)) 1176 (set rnus (zext SI (mem UHI (and rma (inv 1))))) 1177 ((mep (unit u-use-gpr (in usereg rma)) 1178 (unit u-exec) 1179 (unit u-load-gpr (out loadreg rnus))))) 1180 1181 (dnci sw-sp "store word (sp relative)" ((STALL STORE)) 1182 "sw $rnl,$udisp7a4($spr)" 1183 (+ MAJ_4 rnl (f-8 0) udisp7a4 (f-sub2 2)) 1184 (sequence () 1185 (c-call VOID "check_write_to_text" (and (add udisp7a4 sp) (inv 3))) 1186 (set (mem SI (and (add udisp7a4 sp) (inv 3))) rnl)) 1187 ((mep (unit u-use-gpr (in usereg rnl)) 1188 (unit u-use-gpr (in usereg sp)) 1189 (unit u-exec)))) 1190 1191 1192 (dnci lw-sp "load word (sp relative)" ((STALL LOAD) (LATENCY 2)) 1193 "lw $rnl,$udisp7a4($spr)" 1194 (+ MAJ_4 rnl (f-8 0) udisp7a4 (f-sub2 3)) 1195 (set rnl (mem SI (and (add udisp7a4 sp) (inv 3)))) 1196 ((mep (unit u-use-gpr (in usereg sp)) 1197 (unit u-exec) 1198 (unit u-load-gpr (out loadreg rnl))))) 1199 1200 (dnci sb-tp "store byte (tp relative)" ((STALL STORE)) 1201 "sb $rn3c,$udisp7($tpr)" 1202 (+ MAJ_8 (f-4 0) rn3c (f-8 0) udisp7) 1203 (sequence () 1204 (c-call VOID "check_write_to_text" (add (zext SI udisp7) tp)) 1205 (set (mem QI (add (zext SI udisp7) tp)) (and rn3c #xff))) 1206 ((mep (unit u-use-gpr (in usereg rn3c)) 1207 (unit u-use-gpr (in usereg tp)) 1208 (unit u-exec)))) 1209 1210 (dnci sh-tp "store half-word (tp relative)" ((STALL STORE)) 1211 "sh $rn3s,$udisp7a2($tpr)" 1212 (+ MAJ_8 (f-4 0) rn3s (f-8 1) udisp7a2 (f-15 0)) 1213 (sequence () 1214 (c-call VOID "check_write_to_text" (and (add (zext SI udisp7a2) tp) (inv 1))) 1215 (set (mem HI (and (add (zext SI udisp7a2) tp) (inv 1))) (and rn3s #xffff))) 1216 ((mep (unit u-use-gpr (in usereg rn3s)) 1217 (unit u-use-gpr (in usereg tp)) 1218 (unit u-exec)))) 1219 1220 (dnci sw-tp "store word (tp relative)" ((STALL STORE)) 1221 "sw $rn3l,$udisp7a4($tpr)" 1222 (+ MAJ_4 (f-4 0) rn3l (f-8 1) udisp7a4 (f-sub2 2)) 1223 (sequence () 1224 (c-call VOID "check_write_to_text" (and (add (zext SI udisp7a4) tp) (inv 3))) 1225 (set (mem SI (and (add (zext SI udisp7a4) tp) (inv 3))) rn3l)) 1226 ((mep (unit u-use-gpr (in usereg rn3l)) 1227 (unit u-use-gpr (in usereg tp)) 1228 (unit u-exec)))) 1229 1230 (dnci lb-tp "load byte (tp relative)" ((STALL LOAD) (LATENCY 2)) 1231 "lb $rn3c,$udisp7($tpr)" 1232 (+ MAJ_8 (f-4 1) rn3c (f-8 0) udisp7) 1233 (set rn3c (ext SI (mem QI (add (zext SI udisp7) tp)))) 1234 ((mep (unit u-use-gpr (in usereg tp)) 1235 (unit u-exec) 1236 (unit u-load-gpr (out loadreg rn3c))))) 1237 1238 (dnci lh-tp "load half-word (tp relative)" ((STALL LOAD) (LATENCY 2)) 1239 "lh $rn3s,$udisp7a2($tpr)" 1240 (+ MAJ_8 (f-4 1) rn3s (f-8 1) udisp7a2 (f-15 0)) 1241 (set rn3s (ext SI (mem HI (and (add (zext SI udisp7a2) tp) (inv 1))))) 1242 ((mep (unit u-use-gpr (in usereg tp)) 1243 (unit u-exec) 1244 (unit u-load-gpr (out loadreg rn3s))))) 1245 1246 (dnci lw-tp "load word (tp relative)" ((STALL LOAD) (LATENCY 2)) 1247 "lw $rn3l,$udisp7a4($tpr)" 1248 (+ MAJ_4 (f-4 0) rn3l (f-8 1) udisp7a4 (f-sub2 3)) 1249 (set rn3l (mem SI (and (add (zext SI udisp7a4) tp) (inv 3)))) 1250 ((mep (unit u-use-gpr (in usereg tp)) 1251 (unit u-exec) 1252 (unit u-load-gpr (out loadreg rn3l))))) 1253 1254 (dnci lbu-tp "load unsigned byte (tp relative)" ((STALL LOAD) (LATENCY 2)) 1255 "lbu $rn3uc,$udisp7($tpr)" 1256 (+ MAJ_4 (f-4 1) rn3uc (f-8 1) udisp7) 1257 (set rn3uc (zext SI (mem QI (add (zext SI udisp7) tp)))) 1258 ((mep (unit u-use-gpr (in usereg tp)) 1259 (unit u-exec) 1260 (unit u-load-gpr (out loadreg rn3uc))))) 1261 1262 (dnci lhu-tp "load unsigned half-word (tp relative)" ((STALL LOAD) (LATENCY 2)) 1263 "lhu $rn3us,$udisp7a2($tpr)" 1264 (+ MAJ_8 (f-4 1) rn3us (f-8 1) udisp7a2 (f-15 1)) 1265 (set rn3us (zext SI (mem HI (and (add (zext SI udisp7a2) tp) (inv 1))))) 1266 ((mep (unit u-use-gpr (in usereg tp)) 1267 (unit u-exec) 1268 (unit u-load-gpr (out loadreg rn3us))))) 1269 1270 (dnci sb16 "store byte (16 bit displacement)" ((STALL STORE)) 1271 "sb $rnc,$sdisp16($rma)" 1272 (+ MAJ_12 rnc rma (f-sub4 8) sdisp16) 1273 (sequence () 1274 (c-call VOID "check_write_to_text" (add rma (ext SI sdisp16))) 1275 (set (mem QI (add rma (ext SI sdisp16))) (and rnc #xff))) 1276 ((mep (unit u-use-gpr (in usereg rnc)) 1277 (unit u-use-gpr (in usereg rma)) 1278 (unit u-exec)))) 1279 1280 (dnci sh16 "store half-word (16 bit displacement)" ((STALL STORE)) 1281 "sh $rns,$sdisp16($rma)" 1282 (+ MAJ_12 rns rma (f-sub4 9) sdisp16) 1283 (sequence () 1284 (c-call VOID "check_write_to_text" (and (add rma (ext SI sdisp16)) (inv 1))) 1285 (set (mem HI (and (add rma (ext SI sdisp16)) (inv 1))) (and rns #xffff))) 1286 ((mep (unit u-use-gpr (in usereg rns)) 1287 (unit u-use-gpr (in usereg rma)) 1288 (unit u-exec)))) 1289 1290 (dnci sw16 "store word (16 bit displacement)" ((STALL STORE)) 1291 "sw $rnl,$sdisp16($rma)" 1292 (+ MAJ_12 rnl rma (f-sub4 10) sdisp16) 1293 (sequence () 1294 (c-call "check_write_to_text" (and (add rma (ext SI sdisp16)) (inv 3))) 1295 (set (mem SI (and (add rma (ext SI sdisp16)) (inv 3))) rnl)) 1296 ((mep (unit u-use-gpr (in usereg rnl)) 1297 (unit u-use-gpr (in usereg rma)) 1298 (unit u-exec)))) 1299 1300 (dnci lb16 "load byte (16 bit displacement)" ((STALL LOAD) (LATENCY 2)) 1301 "lb $rnc,$sdisp16($rma)" 1302 (+ MAJ_12 rnc rma (f-sub4 12) sdisp16) 1303 (set rnc (ext SI (mem QI (add rma (ext SI sdisp16))))) 1304 ((mep (unit u-use-gpr (in usereg rma)) 1305 (unit u-exec) 1306 (unit u-load-gpr (out loadreg rnc))))) 1307 1308 (dnci lh16 "load half-word (16 bit displacement)" ((STALL LOAD) (LATENCY 2)) 1309 "lh $rns,$sdisp16($rma)" 1310 (+ MAJ_12 rns rma (f-sub4 13) sdisp16) 1311 (set rns (ext SI (mem HI (and (add rma (ext SI sdisp16)) (inv 1))))) 1312 ((mep (unit u-use-gpr (in usereg rma)) 1313 (unit u-exec) 1314 (unit u-load-gpr (out loadreg rns))))) 1315 1316 (dnci lw16 "load word (16 bit displacement)" ((STALL LOAD) (LATENCY 2)) 1317 "lw $rnl,$sdisp16($rma)" 1318 (+ MAJ_12 rnl rma (f-sub4 14) sdisp16) 1319 (set rnl (mem SI (and (add rma (ext SI sdisp16)) (inv 3)))) 1320 ((mep (unit u-use-gpr (in usereg rma)) 1321 (unit u-exec) 1322 (unit u-load-gpr (out loadreg rnl))))) 1323 1324 (dnci lbu16 "load unsigned byte (16 bit displacement)" ((STALL LOAD) (LATENCY 2)) 1325 "lbu $rnuc,$sdisp16($rma)" 1326 (+ MAJ_12 rnuc rma (f-sub4 11) sdisp16) 1327 (set rnuc (zext SI (mem QI (add rma (ext SI sdisp16))))) 1328 ((mep (unit u-use-gpr (in usereg rma)) 1329 (unit u-exec) 1330 (unit u-load-gpr (out loadreg rnuc))))) 1331 1332 (dnci lhu16 "load unsigned half-word (16 bit displacement)" ((STALL LOAD) (LATENCY 2)) 1333 "lhu $rnus,$sdisp16($rma)" 1334 (+ MAJ_12 rnus rma (f-sub4 15) sdisp16) 1335 (set rnus (zext SI (mem HI (and (add rma (ext SI sdisp16)) (inv 1))))) 1336 ((mep (unit u-use-gpr (in usereg rma)) 1337 (unit u-exec) 1338 (unit u-load-gpr (out loadreg rnus))))) 1339 1340 (dnci sw24 "store word (24 bit absolute addressing)" ((STALL STORE)) 1341 "sw $rnl,($addr24a4)" 1342 (+ MAJ_14 rnl addr24a4 (f-sub2 2)) 1343 (sequence () 1344 (c-call VOID "check_write_to_text" (zext SI addr24a4)) 1345 (set (mem SI (zext SI addr24a4)) rnl)) 1346 ((mep (unit u-use-gpr (in usereg rnl)) 1347 (unit u-exec)))) 1348 1349 (dnci lw24 "load word (24 bit absolute addressing)" ((STALL LOAD) (LATENCY 2)) 1350 "lw $rnl,($addr24a4)" 1351 (+ MAJ_14 rnl addr24a4 (f-sub2 3)) 1352 (set rnl (mem SI (zext SI addr24a4))) 1353 ((mep (unit u-exec) 1354 (unit u-load-gpr (out loadreg rnl))))) 1355 1356 1358 ; Extension instructions. 1359 1360 (dnci extb "sign extend byte" () 1361 "extb $rn" 1362 (+ MAJ_1 rn (f-rm 0) (f-sub4 13)) 1363 (set rn (ext SI (and QI rn #xff))) 1364 ((mep (unit u-use-gpr (in usereg rn)) 1365 (unit u-exec)))) 1366 1367 (dnci exth "sign extend half-word" () 1368 "exth $rn" 1369 (+ MAJ_1 rn (f-rm 2) (f-sub4 13)) 1370 (set rn (ext SI (and HI rn #xffff))) 1371 ((mep (unit u-use-gpr (in usereg rn)) 1372 (unit u-exec)))) 1373 1374 (dnci extub "zero extend byte" () 1375 "extub $rn" 1376 (+ MAJ_1 rn (f-rm 8) (f-sub4 13)) 1377 (set rn (zext SI (and rn #xff))) 1378 ((mep (unit u-use-gpr (in usereg rn)) 1379 (unit u-exec)))) 1380 1381 (dnci extuh "zero extend half-word" () 1382 "extuh $rn" 1383 (+ MAJ_1 rn (f-rm 10) (f-sub4 13)) 1384 (set rn (zext SI (and rn #xffff))) 1385 ((mep (unit u-use-gpr (in usereg rn)) 1386 (unit u-exec)))) 1387 1388 1390 ; Shift amount manipulation instructions. 1391 1392 (dnci ssarb "set sar to bytes" ((STALL SSARB) VOLATILE) 1393 "ssarb $udisp2($rm)" 1394 (+ MAJ_1 (f-4 0) (f-5 0) udisp2 rm (f-sub4 12)) 1395 (if (c-call BI "big_endian_p") 1396 (set sar (zext SI (mul (and (add udisp2 rm) 3) 8))) 1397 (set sar (sub 32 (zext SI (mul (and (add udisp2 rm) 3) 8))))) 1398 ((mep (unit u-use-gpr (in usereg rm)) 1399 (unit u-exec)))) 1400 1401 1403 ; Move instructions. 1404 1405 (dnci mov "move" () 1406 "mov $rn,$rm" 1407 (+ MAJ_0 rn rm (f-sub4 0)) 1408 (set rn rm) 1409 ((mep (unit u-use-gpr (in usereg rm)) 1410 (unit u-exec)))) 1411 1412 (dnci movi8 "move 8-bit immediate" () 1413 "mov $rn,$simm8" 1414 (+ MAJ_5 rn simm8) 1415 (set rn (ext SI simm8)) 1416 ()) 1417 1418 (dnci movi16 "move 16-bit immediate" () 1419 "mov $rn,$simm16" 1420 (+ MAJ_12 rn (f-rm 0) (f-sub4 1) simm16) 1421 (set rn (ext SI simm16)) 1422 ()) 1423 1424 (dnci movu24 "move 24-bit unsigned immediate" () 1425 "movu $rn3,$uimm24" 1426 (+ MAJ_13 (f-4 0) rn3 uimm24) 1427 (set rn3 (zext SI uimm24)) 1428 ()) 1429 1430 (dnci movu16 "move 16-bit unsigned immediate" () 1431 "movu $rn,$uimm16" 1432 (+ MAJ_12 rn (f-rm 1) (f-sub4 1) uimm16) 1433 (set rn (zext SI uimm16)) 1434 ()) 1435 1436 (dnci movh "move high 16-bit immediate" () 1437 "movh $rn,$uimm16" 1438 (+ MAJ_12 rn (f-rm 2) (f-sub4 1) uimm16) 1439 (set rn (sll uimm16 16)) 1440 ()) 1441 1442 1444 ; Arithmetic instructions. 1445 1446 (dnci add3 "add three registers" () 1447 "add3 $rl,$rn,$rm" 1448 (+ MAJ_9 rn rm rl) 1449 (set rl (add rn rm)) 1450 ((mep (unit u-use-gpr (in usereg rn)) 1451 (unit u-use-gpr (in usereg rm)) 1452 (unit u-exec)))) 1453 1454 (dnci add "add" () 1455 "add $rn,$simm6" 1456 (+ MAJ_6 rn simm6 (f-sub2 0)) 1457 (set rn (add rn (ext SI simm6))) 1458 ((mep (unit u-use-gpr (in usereg rn)) 1459 (unit u-exec)))) 1460 1461 (dnci add3i "add two registers and immediate" () 1462 "add3 $rn,$spr,$uimm7a4" 1463 (+ MAJ_4 rn (f-8 0) uimm7a4 (f-sub2 0)) 1464 (set rn (add sp (zext SI uimm7a4))) 1465 ((mep (unit u-use-gpr (in usereg sp)) 1466 (unit u-exec)))) 1467 1468 (dnci advck3 "add overflow check" ((STALL ADVCK)) 1469 "advck3 \\$0,$rn,$rm" 1470 (+ MAJ_0 rn rm (f-sub4 7)) 1471 (if (add-oflag rn rm 0) 1472 (set r0 1) 1473 (set r0 0)) 1474 ((mep (unit u-use-gpr (in usereg rn)) 1475 (unit u-use-gpr (in usereg rm)) 1476 (unit u-exec)))) 1477 1478 (dnci sub "subtract" () 1479 "sub $rn,$rm" 1480 (+ MAJ_0 rn rm (f-sub4 4)) 1481 (set rn (sub rn rm)) 1482 ((mep (unit u-use-gpr (in usereg rn)) 1483 (unit u-use-gpr (in usereg rm))))) 1484 1485 (dnci sbvck3 "subtraction overflow check" ((STALL ADVCK)) 1486 "sbvck3 \\$0,$rn,$rm" 1487 (+ MAJ_0 rn rm (f-sub4 5)) 1488 (if (sub-oflag rn rm 0) 1489 (set r0 1) 1490 (set r0 0)) 1491 ((mep (unit u-use-gpr (in usereg rn)) 1492 (unit u-use-gpr (in usereg rm)) 1493 (unit u-exec)))) 1494 1495 (dnci neg "negate" () 1496 "neg $rn,$rm" 1497 (+ MAJ_0 rn rm (f-sub4 1)) 1498 (set rn (neg rm)) 1499 ((mep (unit u-use-gpr (in usereg rm)) 1500 (unit u-exec)))) 1501 1502 (dnci slt3 "set if less than" () 1503 "slt3 \\$0,$rn,$rm" 1504 (+ MAJ_0 rn rm (f-sub4 2)) 1505 (if (lt rn rm) 1506 (set r0 1) 1507 (set r0 0)) 1508 ((mep (unit u-use-gpr (in usereg rn)) 1509 (unit u-use-gpr (in usereg rm)) 1510 (unit u-exec)))) 1511 1512 (dnci sltu3 "set less than unsigned" () 1513 "sltu3 \\$0,$rn,$rm" 1514 (+ MAJ_0 rn rm (f-sub4 3)) 1515 (if (ltu rn rm) 1516 (set r0 1) 1517 (set r0 0)) 1518 ((mep (unit u-use-gpr (in usereg rn)) 1519 (unit u-use-gpr (in usereg rm)) 1520 (unit u-exec)))) 1521 1522 (dnci slt3i "set if less than immediate" () 1523 "slt3 \\$0,$rn,$uimm5" 1524 (+ MAJ_6 rn uimm5 (f-sub3 1)) 1525 (if (lt rn (zext SI uimm5)) 1526 (set r0 1) 1527 (set r0 0)) 1528 ((mep (unit u-use-gpr (in usereg rn)) 1529 (unit u-exec)))) 1530 1531 (dnci sltu3i "set if less than unsigned immediate" () 1532 "sltu3 \\$0,$rn,$uimm5" 1533 (+ MAJ_6 rn uimm5 (f-sub3 5)) 1534 (if (ltu rn (zext SI uimm5)) 1535 (set r0 1) 1536 (set r0 0)) 1537 ()) 1538 1539 (dnci sl1ad3 "shift left one and add" ((STALL INT2)) 1540 "sl1ad3 \\$0,$rn,$rm" 1541 (+ MAJ_2 rn rm (f-sub4 6)) 1542 (set r0 (add (sll rn 1) rm)) 1543 ((mep (unit u-use-gpr (in usereg rn)) 1544 (unit u-use-gpr (in usereg rm)) 1545 (unit u-exec)))) 1546 1547 (dnci sl2ad3 "shift left two and add" ((STALL INT2)) 1548 "sl2ad3 \\$0,$rn,$rm" 1549 (+ MAJ_2 rn rm (f-sub4 7)) 1550 (set r0 (add (sll rn 2) rm)) 1551 ((mep (unit u-use-gpr (in usereg rn)) 1552 (unit u-use-gpr (in usereg rm)) 1553 (unit u-exec)))) 1554 1555 (dnci add3x "three operand add (extended)" () 1556 "add3 $rn,$rm,$simm16" 1557 (+ MAJ_12 rn rm (f-sub4 0) simm16) 1558 (set rn (add rm (ext SI simm16))) 1559 ((mep (unit u-use-gpr (in usereg rm)) 1560 (unit u-exec)))) 1561 1562 (dnci slt3x "set if less than (extended)" () 1563 "slt3 $rn,$rm,$simm16" 1564 (+ MAJ_12 rn rm (f-sub4 2) simm16) 1565 (if (lt rm (ext SI simm16)) 1566 (set rn 1) 1567 (set rn 0)) 1568 ((mep (unit u-use-gpr (in usereg rm)) 1569 (unit u-exec)))) 1570 1571 (dnci sltu3x "set if less than unsigned (extended)" () 1572 "sltu3 $rn,$rm,$uimm16" 1573 (+ MAJ_12 rn rm (f-sub4 3) uimm16) 1574 (if (ltu rm (zext SI uimm16)) 1575 (set rn 1) 1576 (set rn 0)) 1577 ((mep (unit u-use-gpr (in usereg rm)) 1578 (unit u-exec)))) 1579 1580 1582 ; Logical instructions. 1583 1584 (dnci or "bitwise or" () 1585 "or $rn,$rm" 1586 (+ MAJ_1 rn rm (f-sub4 0)) 1587 (set rn (or rn rm)) 1588 ((mep (unit u-use-gpr (in usereg rn)) 1589 (unit u-use-gpr (in usereg rm)) 1590 (unit u-exec)))) 1591 1592 (dnci and "bitwise and" () 1593 "and $rn,$rm" 1594 (+ MAJ_1 rn rm (f-sub4 1)) 1595 (set rn (and rn rm)) 1596 ((mep (unit u-use-gpr (in usereg rn)) 1597 (unit u-use-gpr (in usereg rm)) 1598 (unit u-exec)))) 1599 1600 (dnci xor "bitwise exclusive or" () 1601 "xor $rn,$rm" 1602 (+ MAJ_1 rn rm (f-sub4 2)) 1603 (set rn (xor rn rm)) 1604 ((mep (unit u-use-gpr (in usereg rn)) 1605 (unit u-use-gpr (in usereg rm)) 1606 (unit u-exec)))) 1607 1608 (dnci nor "bitwise negated or" () 1609 "nor $rn,$rm" 1610 (+ MAJ_1 rn rm (f-sub4 3)) 1611 (set rn (inv (or rn rm))) 1612 ((mep (unit u-use-gpr (in usereg rn)) 1613 (unit u-use-gpr (in usereg rm)) 1614 (unit u-exec)))) 1615 1616 (dnci or3 "or three operand" () 1617 "or3 $rn,$rm,$uimm16" 1618 (+ MAJ_12 rn rm (f-sub4 4) uimm16) 1619 (set rn (or rm (zext SI uimm16))) 1620 ((mep (unit u-use-gpr (in usereg rm)) 1621 (unit u-exec)))) 1622 1623 (dnci and3 "and three operand" () 1624 "and3 $rn,$rm,$uimm16" 1625 (+ MAJ_12 rn rm (f-sub4 5) uimm16) 1626 (set rn (and rm (zext SI uimm16))) 1627 ((mep (unit u-use-gpr (in usereg rm)) 1628 (unit u-exec)))) 1629 1630 (dnci xor3 "exclusive or three operand" () 1631 "xor3 $rn,$rm,$uimm16" 1632 (+ MAJ_12 rn rm (f-sub4 6) uimm16) 1633 (set rn (xor rm (zext SI uimm16))) 1634 ((mep (unit u-use-gpr (in usereg rm)) 1635 (unit u-exec)))) 1636 1637 1639 ; Shift instructions. 1640 1641 (dnci sra "shift right arithmetic" ((STALL INT2)) 1642 "sra $rn,$rm" 1643 (+ MAJ_2 rn rm (f-sub4 13)) 1644 (set rn (sra rn (and rm #x1f))) 1645 ((mep (unit u-use-gpr (in usereg rn)) 1646 (unit u-use-gpr (in usereg rm)) 1647 (unit u-exec)))) 1648 1649 (dnci srl "shift right logical" ((STALL INT2)) 1650 "srl $rn,$rm" 1651 (+ MAJ_2 rn rm (f-sub4 12)) 1652 (set rn (srl rn (and rm #x1f))) 1653 ((mep (unit u-use-gpr (in usereg rn)) 1654 (unit u-use-gpr (in usereg rm)) 1655 (unit u-exec)))) 1656 1657 (dnci sll "shift left logical" ((STALL INT2)) 1658 "sll $rn,$rm" 1659 (+ MAJ_2 rn rm (f-sub4 14)) 1660 (set rn (sll rn (and rm #x1f))) 1661 ((mep (unit u-use-gpr (in usereg rn)) 1662 (unit u-use-gpr (in usereg rm)) 1663 (unit u-exec)))) 1664 1665 (dnci srai "shift right arithmetic (immediate)" ((STALL SHIFTI)) 1666 "sra $rn,$uimm5" 1667 (+ MAJ_6 rn uimm5 (f-sub3 3)) 1668 (set rn (sra rn uimm5)) 1669 ((mep (unit u-use-gpr (in usereg rn)) 1670 (unit u-exec)))) 1671 1672 (dnci srli "shift right logical (immediate)" ((STALL SHIFTI)) 1673 "srl $rn,$uimm5" 1674 (+ MAJ_6 rn uimm5 (f-sub3 2)) 1675 (set rn (srl rn uimm5)) 1676 ((mep (unit u-use-gpr (in usereg rn)) 1677 (unit u-exec)))) 1678 1679 (dnci slli "shift left logical (immediate)" ((STALL SHIFTI)) 1680 "sll $rn,$uimm5" 1681 (+ MAJ_6 rn uimm5 (f-sub3 6)) 1682 (set rn (sll rn uimm5)) 1683 ((mep (unit u-use-gpr (in usereg rn)) 1684 (unit u-exec)))) 1685 1686 (dnci sll3 "three-register shift left logical" ((STALL INT2)) 1687 "sll3 \\$0,$rn,$uimm5" 1688 (+ MAJ_6 rn uimm5 (f-sub3 7)) 1689 (set r0 (sll rn uimm5)) 1690 ((mep (unit u-use-gpr (in usereg rn)) 1691 (unit u-exec)))) 1692 1693 (dnci fsft "field shift" ((STALL FSFT) VOLATILE) 1694 "fsft $rn,$rm" 1695 (+ MAJ_2 rn rm (f-sub4 15)) 1696 (sequence ((DI temp) (QI shamt)) 1697 (set shamt (and sar #x3f)) 1698 (set temp (sll (or (sll (zext DI rn) 32) (zext DI rm)) shamt)) 1699 (set rn (subword SI (srl temp 32) 1))) 1700 ((mep (unit u-use-gpr (in usereg rn)) 1701 (unit u-use-gpr (in usereg rm)) 1702 (unit u-exec)))) 1703 1704 1706 ; Branch/jump instructions. 1707 1708 (dnci bra "branch" (RELAXABLE) 1709 "bra $pcrel12a2" 1710 (+ MAJ_11 pcrel12a2 (f-15 0)) 1711 (set-vliw-alignment-modified pc pcrel12a2) 1712 ((mep (unit u-branch) 1713 (unit u-exec)))) 1714 1715 (dnci beqz "branch if equal zero" (RELAXABLE) 1716 "beqz $rn,$pcrel8a2" 1717 (+ MAJ_10 rn pcrel8a2 (f-15 0)) 1718 (if (eq rn 0) 1719 (set-vliw-alignment-modified pc pcrel8a2)) 1720 ((mep (unit u-use-gpr (in usereg rn)) 1721 (unit u-exec) 1722 (unit u-branch)))) 1723 1724 (dnci bnez "branch if not equal zero" (RELAXABLE) 1725 "bnez $rn,$pcrel8a2" 1726 (+ MAJ_10 rn pcrel8a2 (f-15 1)) 1727 (if (ne rn 0) 1728 (set-vliw-alignment-modified pc pcrel8a2)) 1729 ((mep (unit u-use-gpr (in usereg rn)) 1730 (unit u-exec) 1731 (unit u-branch)))) 1732 1733 (dnci beqi "branch equal immediate" (RELAXABLE) 1734 "beqi $rn,$uimm4,$pcrel17a2" 1735 (+ MAJ_14 rn uimm4 (f-sub4 0) pcrel17a2) 1736 (if (eq rn (zext SI uimm4)) 1737 (set-vliw-alignment-modified pc pcrel17a2)) 1738 ((mep (unit u-use-gpr (in usereg rn)) 1739 (unit u-exec) 1740 (unit u-branch)))) 1741 1742 (dnci bnei "branch not equal immediate" (RELAXABLE) 1743 "bnei $rn,$uimm4,$pcrel17a2" 1744 (+ MAJ_14 rn uimm4 (f-sub4 4) pcrel17a2) 1745 (if (ne rn (zext SI uimm4)) 1746 (set-vliw-alignment-modified pc pcrel17a2)) 1747 ((mep (unit u-use-gpr (in usereg rn)) 1748 (unit u-exec) 1749 (unit u-branch)))) 1750 1751 (dnci blti "branch less than immediate" (RELAXABLE) 1752 "blti $rn,$uimm4,$pcrel17a2" 1753 (+ MAJ_14 rn uimm4 (f-sub4 12) pcrel17a2) 1754 (if (lt rn (zext SI uimm4)) 1755 (set-vliw-alignment-modified pc pcrel17a2)) 1756 ((mep (unit u-use-gpr (in usereg rn)) 1757 (unit u-exec) 1758 (unit u-branch)))) 1759 1760 (dnci bgei "branch greater than immediate" (RELAXABLE) 1761 "bgei $rn,$uimm4,$pcrel17a2" 1762 (+ MAJ_14 rn uimm4 (f-sub4 8) pcrel17a2) 1763 (if (ge rn (zext SI uimm4)) 1764 (set-vliw-alignment-modified pc pcrel17a2)) 1765 ((mep (unit u-use-gpr (in usereg rn)) 1766 (unit u-exec) 1767 (unit u-branch)))) 1768 1769 (dnci beq "branch equal" () 1770 "beq $rn,$rm,$pcrel17a2" 1771 (+ MAJ_14 rn rm (f-sub4 1) pcrel17a2) 1772 (if (eq rn rm) 1773 (set-vliw-alignment-modified pc pcrel17a2)) 1774 ((mep (unit u-use-gpr (in usereg rn)) 1775 (unit u-use-gpr (in usereg rm)) 1776 (unit u-exec) 1777 (unit u-branch)))) 1778 1779 (dnci bne "branch not equal" () 1780 "bne $rn,$rm,$pcrel17a2" 1781 (+ MAJ_14 rn rm (f-sub4 5) pcrel17a2) 1782 (if (ne rn rm) 1783 (set-vliw-alignment-modified pc pcrel17a2)) 1784 ((mep (unit u-use-gpr (in usereg rn)) 1785 (unit u-use-gpr (in usereg rm)) 1786 (unit u-exec) 1787 (unit u-branch)))) 1788 1789 (dnci bsr12 "branch to subroutine (12 bit displacement)" (RELAXABLE) 1790 "bsr $pcrel12a2" 1791 (+ MAJ_11 pcrel12a2 (f-15 1)) 1792 (sequence () 1793 (cg-profile pc pcrel12a2) 1794 (set-vliw-modified-pcrel-offset lp 2 4 8) 1795 (set-vliw-alignment-modified pc pcrel12a2)) 1796 ((mep (unit u-exec) 1797 (unit u-branch)))) 1798 1799 (dnci bsr24 "branch to subroutine (24 bit displacement)" () 1800 "bsr $pcrel24a2" 1801 (+ MAJ_13 (f-4 1) (f-sub4 9) pcrel24a2) 1802 (sequence () 1803 (cg-profile pc pcrel24a2) 1804 (set-vliw-modified-pcrel-offset lp 4 4 8) 1805 (set-vliw-alignment-modified pc pcrel24a2)) 1806 ((mep (unit u-exec) 1807 (unit u-branch)))) 1808 1809 (dnci jmp "jump" () 1810 "jmp $rm" 1811 (+ MAJ_1 (f-rn 0) rm (f-sub4 14)) 1812 (sequence () 1813 (if (eq (get-psw.om) 0) 1814 ;; core mode 1815 (if (get-rm.lsb) 1816 (sequence () 1817 (set-psw.om 1) ;; enter VLIW mode 1818 (set-vliw-aliignment-modified-by-option pc rm)) 1819 (set pc (and rm (inv 1)))) 1820 ;; VLIW mode 1821 (if (get-rm.lsb) 1822 (sequence () 1823 (set-psw.om 0) ;; enter core mode 1824 (set pc (and rm (inv 1)))) 1825 (set-vliw-aliignment-modified-by-option pc rm))) 1826 (cg-profile-jump pc rm)) 1827 ((mep (unit u-use-gpr (in usereg rm)) 1828 (unit u-exec) 1829 (unit u-branch)))) 1830 1831 (dnci jmp24 "jump (24 bit target)" () 1832 "jmp $pcabs24a2" 1833 (+ MAJ_13 (f-4 1) (f-sub4 8) pcabs24a2) 1834 (sequence () 1835 (set-vliw-alignment-modified pc (or (and pc #xf0000000) pcabs24a2)) 1836 (cg-profile-jump pc pcabs24a2)) 1837 ((mep (unit u-exec) 1838 (unit u-branch)))) 1839 1840 (dnci jsr "jump to subroutine" () 1841 "jsr $rm" 1842 (+ MAJ_1 (f-rn 0) rm (f-sub4 15)) 1843 (sequence () 1844 (cg-profile pc rm) 1845 (set-vliw-modified-pcrel-offset lp 2 4 8) 1846 (set-vliw-alignment-modified pc rm)) 1847 ((mep (unit u-use-gpr (in usereg rm)) 1848 (unit u-exec) 1849 (unit u-branch)))) 1850 1851 (dnci ret "return from subroutine" ((STALL RET)) 1852 "ret" 1853 (+ MAJ_7 (f-rn 0) (f-rm 0) (f-sub4 2)) 1854 (sequence () 1855 (if (eq (get-psw.om) 0) 1856 ;; core mode 1857 (if (get-lp.ltom) ;; link-pointer "toggle mode" bit 1858 (sequence () 1859 (set-psw.om 1) ;; enter VLIW mode 1860 (set-vliw-aliignment-modified-by-option pc lp)) 1861 (set pc (and lp (inv 1)))) 1862 ;; VLIW mode 1863 (if (get-lp.ltom) ;; link-pointer "toggle mode" bit 1864 (sequence () 1865 (set-psw.om 0) ;; enter VLIW mode 1866 (set pc (and lp (inv 1)))) 1867 (set-vliw-aliignment-modified-by-option pc lp))) 1868 (c-call VOID "notify_ret" pc)) 1869 ((mep (unit u-exec) 1870 (unit u-branch)))) 1871 1872 1874 ; Repeat instructions. 1875 1876 (dnci repeat "repeat specified repeat block" () 1877 "repeat $rn,$pcrel17a2" 1878 (+ MAJ_14 rn (f-rm 0) (f-sub4 9) pcrel17a2) 1879 (sequence () 1880 (set-vliw-modified-pcrel-offset (reg h-csr 4) 4 4 8) 1881 (set-vliw-alignment-modified (reg h-csr 5) pcrel17a2) 1882 (set (reg h-csr 6) rn)) 1883 ((mep (unit u-use-gpr (in usereg rn)) 1884 (unit u-exec)))) 1885 1886 (dnci erepeat "endless repeat" () 1887 "erepeat $pcrel17a2" 1888 (+ MAJ_14 (f-rn 0) (f-rm 1) (f-sub4 9) pcrel17a2) 1889 (sequence () 1890 (set-vliw-modified-pcrel-offset (reg h-csr 4) 4 4 8) 1891 (set-vliw-alignment-modified (reg h-csr 5) pcrel17a2) 1892 (set-rpe.elr 1) 1893 ; rpc may be undefined for erepeat 1894 ; use 1 to trigger repeat logic in the sim's main loop 1895 (set (reg h-csr 6) 1)) 1896 ()) 1897 1898 1900 ; Control instructions. 1901 1902 ;; special store variants 1903 1904 (dnci stc_lp "store to control register lp" ((STALL STC)) 1905 "stc $rn,\\$lp" 1906 (+ MAJ_7 rn (f-csrn-lo 1) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 0)) 1907 (set lp rn) 1908 ((mep (unit u-use-gpr (in usereg rn)) 1909 (unit u-store-ctrl-reg (out storereg lp)) 1910 (unit u-exec)))) 1911 1912 (dnci stc_hi "store to control register hi" ((STALL STC)) 1913 "stc $rn,\\$hi" 1914 (+ MAJ_7 rn (f-csrn-lo 7) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 0)) 1915 (set hi rn) 1916 ((mep (unit u-use-gpr (in usereg rn)) 1917 (unit u-store-ctrl-reg (out storereg hi)) 1918 (unit u-exec)))) 1919 1920 (dnci stc_lo "store to control register lo" ((STALL STC)) 1921 "stc $rn,\\$lo" 1922 (+ MAJ_7 rn (f-csrn-lo 8) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 0)) 1923 (set lo rn) 1924 ((mep (unit u-use-gpr (in usereg rn)) 1925 (unit u-store-ctrl-reg (out storereg lo)) 1926 (unit u-exec)))) 1927 1928 ;; general store 1929 1930 (dnci stc "store to control register" (VOLATILE (STALL STC)) 1931 "stc $rn,$csrn" 1932 (+ MAJ_7 rn csrn (f-12 1) (f-13 0) (f-14 0)) 1933 (set csrn rn) 1934 ((mep (unit u-use-gpr (in usereg rn)) 1935 (unit u-store-ctrl-reg (out storereg csrn)) 1936 (unit u-exec)))) 1937 1938 ;; special load variants 1939 1940 (dnci ldc_lp "load from control register lp" ((STALL LDC)) 1941 "ldc $rn,\\$lp" 1942 (+ MAJ_7 rn (f-csrn-lo 1) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 1)) 1943 (set rn lp) 1944 ((mep (unit u-use-ctrl-reg (in usereg lp)) 1945 (unit u-exec) 1946 (unit u-load-gpr (out loadreg rn))))) 1947 1948 1949 (dnci ldc_hi "load from control register hi" ((STALL LDC)) 1950 "ldc $rn,\\$hi" 1951 (+ MAJ_7 rn (f-csrn-lo 7) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 1)) 1952 (set rn hi) 1953 ((mep (unit u-use-ctrl-reg (in usereg hi)) 1954 (unit u-exec) 1955 (unit u-load-gpr (out loadreg rn))))) 1956 1957 (dnci ldc_lo "load from control register lo" ((STALL LDC)) 1958 "ldc $rn,\\$lo" 1959 (+ MAJ_7 rn (f-csrn-lo 8) (f-csrn-hi 0) (f-12 1) (f-13 0) (f-14 1)) 1960 (set rn lo) 1961 ((mep (unit u-use-ctrl-reg (in usereg lo)) 1962 (unit u-exec) 1963 (unit u-load-gpr (out loadreg rn))))) 1964 1965 ;; general load 1966 1967 (dnci ldc "load from control register" (VOLATILE (STALL LDC) (LATENCY 2)) 1968 "ldc $rn,$csrn" 1969 (+ MAJ_7 rn csrn (f-12 1) (f-13 0) (f-14 1)) 1970 (if (eq (ifield f-csrn) 0) 1971 ;; loading from the pc 1972 (set-vliw-modified-pcrel-offset rn 2 4 8) 1973 ;; loading from something else 1974 (set rn csrn)) 1975 ((mep (unit u-use-ctrl-reg (in usereg csrn)) 1976 (unit u-exec) 1977 (unit u-load-gpr (out loadreg rn))))) 1978 1979 (dnci di "disable interrupt" (VOLATILE) 1980 "di" 1981 (+ MAJ_7 (f-rn 0) (f-rm 0) (f-sub4 0)) 1982 ; clear psw.iec 1983 (set psw (sll (srl psw 1) 1)) 1984 ()) 1985 1986 (dnci ei "enable interrupt" (VOLATILE) 1987 "ei" 1988 (+ MAJ_7 (f-rn 0) (f-rm 1) (f-sub4 0)) 1989 ; set psw.iec 1990 (set psw (or psw 1)) 1991 ()) 1992 1993 (dnci reti "return from interrupt" ((STALL RET)) 1994 "reti" 1995 (+ MAJ_7 (f-rn 0) (f-rm 1) (f-sub4 2)) 1996 (if (eq (get-psw.om) 0) 1997 ;; core operation mode 1998 (if (get-psw.nmi) 1999 ;; return from NMI 2000 (if (get-npc.ntom) 2001 ;; return in VLIW operation mode 2002 (sequence () 2003 (set-psw.om 1) 2004 (set-vliw-aliignment-modified-by-option pc npc) 2005 (set-psw.nmi 0)) 2006 ;; return in core mode 2007 (sequence () 2008 (set pc (and npc (inv 1))) 2009 (set-psw.nmi 0))) 2010 ;; return from non-NMI 2011 (if (get-epc.etom) 2012 ;; return in VLIW mode 2013 (sequence () 2014 (set-psw.om 1) 2015 (set-vliw-aliignment-modified-by-option pc epc) 2016 (set-psw.umc (get-psw.ump)) 2017 (set-psw.iec (get-psw.iep))) 2018 ;; return in core mode 2019 (sequence () 2020 (set pc (and epc (inv 1))) 2021 (set-psw.umc (get-psw.ump)) 2022 (set-psw.iec (get-psw.iep))))) 2023 ;; VLIW operation mode 2024 ;; xxx undefined 2025 (nop)) 2026 ((mep (unit u-exec) 2027 (unit u-branch)))) 2028 2029 (dnci halt "halt pipeline" (VOLATILE) 2030 "halt" 2031 (+ MAJ_7 (f-rn 0) (f-rm 2) (f-sub4 2)) 2032 ; set psw.halt 2033 (set (raw-reg h-csr 16) (or psw (sll 1 11))) 2034 ()) 2035 2036 (dnci sleep "sleep pipeline" (VOLATILE) 2037 "sleep" 2038 (+ MAJ_7 (f-rn 0) (f-rm 6) (f-sub4 2)) 2039 (c-call VOID "do_sleep") 2040 ()) 2041 2042 (dnci swi "software interrupt" (MAY_TRAP VOLATILE) 2043 "swi $uimm2" 2044 (+ MAJ_7 (f-rn 0) (f-8 0) (f-9 0) uimm2 (f-sub4 6)) 2045 (cond 2046 ((eq uimm2 0) (set exc (or exc (sll 1 4)))) 2047 ((eq uimm2 1) (set exc (or exc (sll 1 5)))) 2048 ((eq uimm2 2) (set exc (or exc (sll 1 6)))) 2049 ((eq uimm2 3) (set exc (or exc (sll 1 7))))) 2050 ()) 2051 2052 (dnci break "break exception" (MAY_TRAP VOLATILE) 2053 "break" 2054 (+ MAJ_7 (f-rn 0) (f-rm 3) (f-sub4 2)) 2055 (set pc (c-call USI "break_exception" pc)) 2056 ((mep (unit u-exec) 2057 (unit u-branch)))) 2058 2059 (dnci syncm "synchronise with memory" (VOLATILE) 2060 "syncm" 2061 (+ MAJ_7 (f-rn 0) (f-rm 1) (f-sub4 1)) 2062 (unimp "syncm") 2063 ()) 2064 2065 (dnci stcb "store in control bus space" (VOLATILE (STALL STCB)) 2066 "stcb $rn,$uimm16" 2067 (+ MAJ_15 rn (f-rm 0) (f-sub4 4) uimm16) 2068 (c-call VOID "do_stcb" rn uimm16) 2069 ((mep (unit u-use-gpr (in usereg rn)) 2070 (unit u-exec) 2071 (unit u-stcb)))) 2072 2073 (dnci ldcb "load from control bus space" (VOLATILE (STALL LDCB) (LATENCY 3)) 2074 "ldcb $rn,$uimm16" 2075 (+ MAJ_15 rn (f-rm 1) (f-sub4 4) uimm16) 2076 (set rn (c-call SI "do_ldcb" uimm16)) 2077 ((mep (unit u-ldcb) 2078 (unit u-exec) 2079 (unit u-ldcb-gpr (out loadreg rn))))) 2080 2081 2083 ; Bit manipulation instructions. 2084 ; The following instructions become the reserved instruction when the 2085 ; bit manipulation option is off. 2086 2087 (dnci bsetm "set bit in memory" (OPTIONAL_BIT_INSN) 2088 "bsetm ($rma),$uimm3" 2089 (+ MAJ_2 (f-4 0) uimm3 rma (f-sub4 0)) 2090 (sequence () 2091 (c-call "check_option_bit" pc) 2092 (set (mem UQI rma) (or (mem UQI rma) (sll 1 uimm3)))) 2093 ((mep (unit u-use-gpr (in usereg rma)) 2094 (unit u-exec)))) 2095 2096 (dnci bclrm "clear bit in memory" (OPTIONAL_BIT_INSN) 2097 "bclrm ($rma),$uimm3" 2098 (+ MAJ_2 (f-4 0) uimm3 rma (f-sub4 1)) 2099 (sequence () 2100 (c-call "check_option_bit" pc) 2101 (set (mem UQI rma) (and (mem UQI rma) (inv (sll 1 uimm3))))) 2102 ((mep (unit u-use-gpr (in usereg rma)) 2103 (unit u-exec)))) 2104 2105 (dnci bnotm "toggle bit in memory" (OPTIONAL_BIT_INSN) 2106 "bnotm ($rma),$uimm3" 2107 (+ MAJ_2 (f-4 0) uimm3 rma (f-sub4 2)) 2108 (sequence () 2109 (c-call "check_option_bit" pc) 2110 (set (mem UQI rma) (xor (mem UQI rma) (sll 1 uimm3)))) 2111 ((mep (unit u-use-gpr (in usereg rma)) 2112 (unit u-exec)))) 2113 2114 (dnci btstm "test bit in memory" (OPTIONAL_BIT_INSN) 2115 "btstm \\$0,($rma),$uimm3" 2116 (+ MAJ_2 (f-4 0) uimm3 rma (f-sub4 3)) 2117 (sequence () 2118 (c-call "check_option_bit" pc) 2119 (set r0 (zext SI (and UQI (mem UQI rma) (sll 1 uimm3))))) 2120 ((mep (unit u-use-gpr (in usereg rma)) 2121 (unit u-exec)))) 2122 2123 (dnci tas "test and set" (OPTIONAL_BIT_INSN) 2124 "tas $rn,($rma)" 2125 (+ MAJ_2 rn rma (f-sub4 4)) 2126 (sequence ((SI result)) 2127 (c-call "check_option_bit" pc) 2128 (set result (zext SI (mem UQI rma))) 2129 (set (mem UQI rma) 1) 2130 (set rn result)) 2131 ((mep (unit u-use-gpr (in usereg rma)) 2132 (unit u-exec)))) 2133 2134 2136 ; Data cache instruction. 2137 2138 (dnci cache "cache operations" (VOLATILE) 2139 "cache $cimm4,($rma)" 2140 (+ MAJ_7 cimm4 rma (f-sub4 4)) 2141 (c-call VOID "do_cache" cimm4 rma pc) 2142 ((mep (unit u-use-gpr (in usereg rma)) 2143 (unit u-exec)))) 2144 2145 2147 ; Multiply instructions. 2148 ; These instructions become the RI when the 32-bit multiply 2149 ; instruction option is off. 2150 2151 (dnci mul "multiply" (OPTIONAL_MUL_INSN (STALL MUL)) 2152 "mul $rn,$rm" 2153 (+ MAJ_1 rn rm (f-sub4 4)) 2154 (sequence ((DI result)) 2155 (c-call "check_option_mul" pc) 2156 (set result (mul (ext DI rn) (ext DI rm))) 2157 (set hi (subword SI result 0)) 2158 (set lo (subword SI result 1))) 2159 ((mep (unit u-use-gpr (in usereg rn)) 2160 (unit u-use-gpr (in usereg rm)) 2161 (unit u-exec) 2162 (unit u-multiply)))) 2163 2164 (dnci mulu "multiply unsigned" (OPTIONAL_MUL_INSN (STALL MUL)) 2165 "mulu $rn,$rm" 2166 (+ MAJ_1 rn rm (f-sub4 5)) 2167 (sequence ((DI result)) 2168 (c-call "check_option_mul" pc) 2169 (set result (mul (zext UDI rn) (zext UDI rm))) 2170 (set hi (subword SI result 0)) 2171 (set lo (subword SI result 1))) 2172 ((mep (unit u-use-gpr (in usereg rn)) 2173 (unit u-use-gpr (in usereg rm)) 2174 (unit u-exec) 2175 (unit u-multiply)))) 2176 2177 (dnci mulr "multiply, lo -> reg" (OPTIONAL_MUL_INSN (STALL MULR) (LATENCY 3)) 2178 "mulr $rn,$rm" 2179 (+ MAJ_1 rn rm (f-sub4 6)) 2180 (sequence ((DI result)) 2181 (c-call "check_option_mul" pc) 2182 (set result (mul (ext DI rn) (ext DI rm))) 2183 (set hi (subword SI result 0)) 2184 (set lo (subword SI result 1)) 2185 (set rn (subword SI result 1))) 2186 ((mep (unit u-use-gpr (in usereg rn)) 2187 (unit u-use-gpr (in usereg rm)) 2188 (unit u-exec) 2189 (unit u-multiply) 2190 (unit u-mul-gpr (out resultreg rn))))) 2191 2192 (dnci mulru "multiply unsigned, lo -> reg" (OPTIONAL_MUL_INSN (STALL MULR) (LATENCY 3)) 2193 "mulru $rn,$rm" 2194 (+ MAJ_1 rn rm (f-sub4 7)) 2195 (sequence ((DI result)) 2196 (c-call "check_option_mul" pc) 2197 (set result (mul (zext UDI rn) (zext UDI rm))) 2198 (set hi (subword SI result 0)) 2199 (set lo (subword SI result 1)) 2200 (set rn (subword SI result 1))) 2201 ((mep (unit u-use-gpr (in usereg rn)) 2202 (unit u-use-gpr (in usereg rm)) 2203 (unit u-exec) 2204 (unit u-multiply) 2205 (unit u-mul-gpr (out resultreg rn))))) 2206 2207 (dnci madd "multiply accumulate" (OPTIONAL_MUL_INSN (STALL MUL)) 2208 "madd $rn,$rm" 2209 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 #x3004)) 2210 (sequence ((DI result)) 2211 (c-call "check_option_mul" pc) 2212 (set result (or (sll (zext DI hi) 32) (zext DI lo))) 2213 (set result (add result (mul (ext DI rn) (ext DI rm)))) 2214 (set hi (subword SI result 0)) 2215 (set lo (subword SI result 1))) 2216 ((mep (unit u-use-gpr (in usereg rn)) 2217 (unit u-use-gpr (in usereg rm)) 2218 (unit u-exec) 2219 (unit u-multiply)))) 2220 2221 (dnci maddu "multiply accumulate unsigned" (OPTIONAL_MUL_INSN (STALL MUL)) 2222 "maddu $rn,$rm" 2223 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 #x3005)) 2224 (sequence ((DI result)) 2225 (c-call "check_option_mul" pc) 2226 (set result (or (sll (zext DI hi) 32) (zext DI lo))) 2227 (set result (add result (mul (zext UDI rn) (zext UDI rm)))) 2228 (set hi (subword SI result 0)) 2229 (set lo (subword SI result 1))) 2230 ((mep (unit u-use-gpr (in usereg rn)) 2231 (unit u-use-gpr (in usereg rm)) 2232 (unit u-exec) 2233 (unit u-multiply)))) 2234 2235 2236 (dnci maddr "multiply accumulate, lo -> reg" (OPTIONAL_MUL_INSN (STALL MULR) (LATENCY 3)) 2237 "maddr $rn,$rm" 2238 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 #x3006)) 2239 (sequence ((DI result)) 2240 (c-call "check_option_mul" pc) 2241 (set result (or (sll (zext DI hi) 32) (zext DI lo))) 2242 (set result (add result (mul (ext DI rn) (ext DI rm)))) 2243 (set hi (subword SI result 0)) 2244 (set lo (subword SI result 1)) 2245 (set rn (subword SI result 1))) 2246 ((mep (unit u-use-gpr (in usereg rn)) 2247 (unit u-use-gpr (in usereg rm)) 2248 (unit u-exec) 2249 (unit u-multiply) 2250 (unit u-mul-gpr (out resultreg rn))))) 2251 2252 (dnci maddru "multiple accumulate unsigned, lo -> reg" (OPTIONAL_MUL_INSN (STALL MULR) (LATENCY 3)) 2253 "maddru $rn,$rm" 2254 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 #x3007)) 2255 (sequence ((DI result)) 2256 (c-call "check_option_mul" pc) 2257 (set result (or (sll (zext DI hi) 32) (zext DI lo))) 2258 (set result (add result (mul (zext UDI rn) (zext UDI rm)))) 2259 (set hi (subword SI result 0)) 2260 (set lo (subword SI result 1)) 2261 (set rn (subword SI result 1))) 2262 ((mep (unit u-use-gpr (in usereg rn)) 2263 (unit u-use-gpr (in usereg rm)) 2264 (unit u-exec) 2265 (unit u-multiply) 2266 (unit u-mul-gpr (out resultreg rn))))) 2267 2268 2270 ; Divide instructions. 2271 ; These instructions become the RI when the 32-bit divide instruction 2272 ; option is off. 2273 2274 (dnci div "divide" (OPTIONAL_DIV_INSN (STALL DIV) (LATENCY 34) MAY_TRAP) 2275 "div $rn,$rm" 2276 (+ MAJ_1 rn rm (f-sub4 8)) 2277 (sequence () 2278 (c-call "check_option_div" pc) 2279 (if (eq rm 0) 2280 (set pc (c-call USI "zdiv_exception" pc)) 2281 ; Special case described on p. 76. 2282 (if (and (eq rn #x80000000) 2283 (eq rm #xffffffff)) 2284 (sequence () 2285 (set lo #x80000000) 2286 (set hi 0)) 2287 (sequence () 2288 (set lo (div rn rm)) 2289 (set hi (mod rn rm)))))) 2290 ((mep (unit u-use-gpr (in usereg rn)) 2291 (unit u-use-gpr (in usereg rm)) 2292 (unit u-exec) 2293 (unit u-divide) 2294 (unit u-branch)))) 2295 2296 (dnci divu "divide unsigned" (OPTIONAL_DIV_INSN (STALL DIV) (LATENCY 34) MAY_TRAP) 2297 "divu $rn,$rm" 2298 (+ MAJ_1 rn rm (f-sub4 9)) 2299 (sequence () 2300 (c-call "check_option_div" pc) 2301 (if (eq rm 0) 2302 (set pc (c-call USI "zdiv_exception" pc)) 2303 (sequence () 2304 (set lo (udiv rn rm)) 2305 (set hi (umod rn rm))))) 2306 ((mep (unit u-use-gpr (in usereg rn)) 2307 (unit u-use-gpr (in usereg rm)) 2308 (unit u-exec) 2309 (unit u-divide) 2310 (unit u-branch)))) 2311 2312 2314 ; Debug functions. 2315 ; These instructions become the RI when the debug function option is 2316 ; off. 2317 2318 (dnci dret "return from debug exception" (OPTIONAL_DEBUG_INSN) 2319 "dret" 2320 (+ MAJ_7 (f-rn 0) (f-rm 1) (f-sub4 3)) 2321 (sequence () 2322 (c-call "check_option_debug" pc) 2323 ; set DBG.DM. 2324 (set dbg (and dbg (inv (sll SI 1 15)))) 2325 (set pc depc)) 2326 ((mep (unit u-exec) 2327 (unit u-branch)))) 2328 2329 (dnci dbreak "generate debug exception" (OPTIONAL_DEBUG_INSN MAY_TRAP VOLATILE) 2330 "dbreak" 2331 (+ MAJ_7 (f-rn 0) (f-rm 3) (f-sub4 3)) 2332 (sequence () 2333 (c-call "check_option_debug" pc) 2334 ; set DBG.DPB. 2335 (set dbg (or dbg 1))) 2336 ()) 2337 2338 2340 ; Leading zero instruction. 2341 2342 (dnci ldz "leading zeroes" (OPTIONAL_LDZ_INSN (STALL INT2)) 2343 "ldz $rn,$rm" 2344 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 0)) 2345 (sequence () 2346 (c-call "check_option_ldz" pc) 2347 (set rn (c-call SI "do_ldz" rm))) 2348 ((mep (unit u-use-gpr (in usereg rm)) 2349 (unit u-exec)))) 2350 2351 2353 ; Absolute difference instruction. 2354 2355 (dnci abs "absolute difference" (OPTIONAL_ABS_INSN (STALL INT2)) 2356 "abs $rn,$rm" 2357 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 3)) 2358 (sequence () 2359 (c-call "check_option_abs" pc) 2360 (set rn (abs (sub rn rm)))) 2361 ((mep (unit u-use-gpr (in usereg rm)) 2362 (unit u-use-gpr (in usereg rn)) 2363 (unit u-exec)))) 2364 2365 2367 ; Average instruction. 2368 2369 (dnci ave "average" (OPTIONAL_AVE_INSN (STALL INT2)) 2370 "ave $rn,$rm" 2371 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 2)) 2372 (sequence () 2373 (c-call "check_option_ave" pc) 2374 (set rn (sra (add (add rn rm) 1) 1))) 2375 ((mep (unit u-use-gpr (in usereg rm)) 2376 (unit u-use-gpr (in usereg rn)) 2377 (unit u-exec)))) 2378 2379 2381 ; MIN/MAX instructions. 2382 2383 (dnci min "minimum" (OPTIONAL_MINMAX_INSN (STALL INT2)) 2384 "min $rn,$rm" 2385 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 4)) 2386 (sequence () 2387 (c-call "check_option_minmax" pc) 2388 (if (gt rn rm) 2389 (set rn rm))) 2390 ((mep (unit u-use-gpr (in usereg rm)) 2391 (unit u-use-gpr (in usereg rn)) 2392 (unit u-exec)))) 2393 2394 (dnci max "maximum" (OPTIONAL_MINMAX_INSN (STALL INT2)) 2395 "max $rn,$rm" 2396 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 5)) 2397 (sequence () 2398 (c-call "check_option_minmax" pc) 2399 (if (lt rn rm) 2400 (set rn rm))) 2401 ((mep (unit u-use-gpr (in usereg rm)) 2402 (unit u-use-gpr (in usereg rn)) 2403 (unit u-exec)))) 2404 2405 (dnci minu "minimum unsigned" (OPTIONAL_MINMAX_INSN (STALL INT2)) 2406 "minu $rn,$rm" 2407 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 6)) 2408 (sequence () 2409 (c-call "check_option_minmax" pc) 2410 (if (gtu rn rm) 2411 (set rn rm))) 2412 ((mep (unit u-use-gpr (in usereg rm)) 2413 (unit u-use-gpr (in usereg rn)) 2414 (unit u-exec)))) 2415 2416 (dnci maxu "maximum unsigned" (OPTIONAL_MINMAX_INSN (STALL INT2)) 2417 "maxu $rn,$rm" 2418 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 7)) 2419 (sequence () 2420 (c-call "check_option_minmax" pc) 2421 (if (ltu rn rm) 2422 (set rn rm))) 2423 ((mep (unit u-use-gpr (in usereg rm)) 2424 (unit u-use-gpr (in usereg rn)) 2425 (unit u-exec)))) 2426 2427 2429 ; Clipping instruction. 2430 2431 (dnci clip "clip" (OPTIONAL_CLIP_INSN (STALL INT2)) 2432 "clip $rn,$cimm5" 2433 (+ MAJ_15 rn (f-rm 0) (f-sub4 1) (f-ext #x10) cimm5 (f-29 0) (f-30 0) (f-31 0)) 2434 (sequence ((SI min) (SI max)) 2435 (c-call "check_option_clip" pc) 2436 (set max (sub (sll 1 (sub cimm5 1)) 1)) 2437 (set min (neg (sll 1 (sub cimm5 1)))) 2438 (cond 2439 ((eq cimm5 0) (set rn 0)) 2440 ((gt rn max) (set rn max)) 2441 ((lt rn min) (set rn min)))) 2442 ((mep (unit u-use-gpr (in usereg rn)) 2443 (unit u-exec)))) 2444 2445 (dnci clipu "clip unsigned" (OPTIONAL_CLIP_INSN (STALL INT2)) 2446 "clipu $rn,$cimm5" 2447 (+ MAJ_15 rn (f-rm 0) (f-sub4 1) (f-ext #x10) cimm5 (f-29 0) (f-30 0) (f-31 1)) 2448 (sequence ((SI max)) 2449 (c-call "check_option_clip" pc) 2450 (set max (sub (sll 1 cimm5) 1)) 2451 (cond 2452 ((eq cimm5 0) (set rn 0)) 2453 ((gt rn max) (set rn max)) 2454 ((lt rn 0) (set rn 0)))) 2455 ((mep (unit u-use-gpr (in usereg rn)) 2456 (unit u-exec)))) 2457 2458 2460 ; Saturation instructions. 2461 2462 (dnci sadd "saturating addition" (OPTIONAL_SAT_INSN (STALL INT2)) 2463 "sadd $rn,$rm" 2464 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 8)) 2465 (sequence () 2466 (c-call "check_option_sat" pc) 2467 (if (add-oflag rn rm 0) 2468 (if (nflag rn) 2469 ; underflow 2470 (set rn (neg (sll 1 31))) 2471 ; overflow 2472 (set rn (sub (sll 1 31) 1))) 2473 (set rn (add rn rm)))) 2474 ((mep (unit u-use-gpr (in usereg rm)) 2475 (unit u-use-gpr (in usereg rn)) 2476 (unit u-exec)))) 2477 2478 (dnci ssub "saturating subtraction" (OPTIONAL_SAT_INSN (STALL INT2)) 2479 "ssub $rn,$rm" 2480 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 10)) 2481 (sequence () 2482 (c-call "check_option_sat" pc) 2483 (if (sub-oflag rn rm 0) 2484 (if (nflag rn) 2485 ; underflow 2486 (set rn (neg (sll 1 31))) 2487 ; overflow 2488 (set rn (sub (sll 1 31) 1))) 2489 (set rn (sub rn rm)))) 2490 ((mep (unit u-use-gpr (in usereg rm)) 2491 (unit u-use-gpr (in usereg rn)) 2492 (unit u-exec)))) 2493 2494 (dnci saddu "saturating unsigned addition" (OPTIONAL_SAT_INSN (STALL INT2)) 2495 "saddu $rn,$rm" 2496 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 9)) 2497 (sequence () 2498 (c-call "check_option_sat" pc) 2499 (if (add-cflag rn rm 0) 2500 (set rn (inv 0)) 2501 (set rn (add rn rm)))) 2502 ((mep (unit u-use-gpr (in usereg rm)) 2503 (unit u-use-gpr (in usereg rn)) 2504 (unit u-exec)))) 2505 2506 (dnci ssubu "saturating unsigned subtraction" (OPTIONAL_SAT_INSN (STALL INT2)) 2507 "ssubu $rn,$rm" 2508 (+ MAJ_15 rn rm (f-sub4 1) (f-16u16 11)) 2509 (sequence () 2510 (c-call "check_option_sat" pc) 2511 (if (sub-cflag rn rm 0) 2512 (set rn 0) 2513 (set rn (sub rn rm)))) 2514 ((mep (unit u-use-gpr (in usereg rm)) 2515 (unit u-use-gpr (in usereg rn)) 2516 (unit u-exec)))) 2517 2518 2520 ; UCI and DSP options are defined in an external file. 2521 ; See `mep-sample-ucidsp.cpu' for a sample. 2522 2523 2525 ; Coprocessor instructions. 2526 2527 (dnci swcp "store word coprocessor" (OPTIONAL_CP_INSN (STALL STORE)) 2528 "swcp $crn,($rma)" 2529 (+ MAJ_3 crn rma (f-sub4 8)) 2530 (sequence () 2531 (c-call "check_option_cp" pc) 2532 (c-call VOID "check_write_to_text" (and rma (inv SI 3))) 2533 (set (mem SI (and rma (inv SI 3))) crn)) 2534 ((mep (unit u-use-gpr (in usereg rma)) 2535 (unit u-exec)))) 2536 2537 (dnci lwcp "load word coprocessor" (OPTIONAL_CP_INSN (STALL LOAD)) 2538 "lwcp $crn,($rma)" 2539 (+ MAJ_3 crn rma (f-sub4 9)) 2540 (sequence () 2541 (c-call "check_option_cp" pc) 2542 (set crn (mem SI (and rma (inv SI 3))))) 2543 ((mep (unit u-use-gpr (in usereg rma)) 2544 (unit u-exec)))) 2545 2546 (dnci smcp "smcp" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL STORE)) 2547 "smcp $crn64,($rma)" 2548 (+ MAJ_3 crn64 rma (f-sub4 10)) 2549 (sequence () 2550 (c-call "check_option_cp" pc) 2551 (c-call "check_option_cp64" pc) 2552 (c-call VOID "check_write_to_text" rma) 2553 (c-call "do_smcp" rma crn64 pc)) 2554 ((mep (unit u-use-gpr (in usereg rma)) 2555 (unit u-exec)))) 2556 2557 (dnci lmcp "lmcp" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL LOAD)) 2558 "lmcp $crn64,($rma)" 2559 (+ MAJ_3 crn64 rma (f-sub4 11)) 2560 (sequence () 2561 (c-call "check_option_cp" pc) 2562 (c-call "check_option_cp64" pc) 2563 (set crn64 (c-call DI "do_lmcp" rma pc))) 2564 ((mep (unit u-use-gpr (in usereg rma)) 2565 (unit u-exec)))) 2566 2567 (dnci swcpi "swcp (post-increment)" (OPTIONAL_CP_INSN (STALL STORE)) 2568 "swcpi $crn,($rma+)" 2569 (+ MAJ_3 crn rma (f-sub4 0)) 2570 (sequence () 2571 (c-call "check_option_cp" pc) 2572 (c-call VOID "check_write_to_text" (and rma (inv SI 3))) 2573 (set (mem SI (and rma (inv SI 3))) crn) 2574 (set rma (add rma 4))) 2575 ((mep (unit u-use-gpr (in usereg rma)) 2576 (unit u-exec)))) 2577 2578 (dnci lwcpi "lwcp (post-increment)" (OPTIONAL_CP_INSN (STALL LOAD)) 2579 "lwcpi $crn,($rma+)" 2580 (+ MAJ_3 crn rma (f-sub4 1)) 2581 (sequence () 2582 (c-call "check_option_cp" pc) 2583 (set crn (mem SI (and rma (inv SI 3)))) 2584 (set rma (add rma 4))) 2585 ((mep (unit u-use-gpr (in usereg rma)) 2586 (unit u-exec)))) 2587 2588 (dnci smcpi "smcp (post-increment)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL STORE)) 2589 "smcpi $crn64,($rma+)" 2590 (+ MAJ_3 crn64 rma (f-sub4 2)) 2591 (sequence () 2592 (c-call "check_option_cp" pc) 2593 (c-call "check_option_cp64" pc) 2594 (c-call VOID "check_write_to_text" rma) 2595 (c-call "do_smcpi" (index-of rma) crn64 pc) 2596 (set rma rma)) ; reference as output for intrinsic generation 2597 ((mep (unit u-use-gpr (in usereg rma)) 2598 (unit u-exec)))) 2599 2600 (dnci lmcpi "lmcp (post-increment)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL LOAD)) 2601 "lmcpi $crn64,($rma+)" 2602 (+ MAJ_3 crn64 rma (f-sub4 3)) 2603 (sequence () 2604 (c-call "check_option_cp" pc) 2605 (c-call "check_option_cp64" pc) 2606 (set crn64 (c-call DI "do_lmcpi" (index-of rma) pc)) 2607 (set rma rma)) ; reference as output for intrinsic generation 2608 ((mep (unit u-use-gpr (in usereg rma)) 2609 (unit u-exec)))) 2610 2611 (dnci swcp16 "swcp (16-bit displacement)" (OPTIONAL_CP_INSN (STALL STORE)) 2612 "swcp $crn,$sdisp16($rma)" 2613 (+ MAJ_15 crn rma (f-sub4 12) sdisp16) 2614 (sequence () 2615 (c-call "check_option_cp" pc) 2616 (set (mem SI (and (add rma sdisp16) (inv SI 3))) crn)) 2617 ((mep (unit u-use-gpr (in usereg rma)) 2618 (unit u-exec)))) 2619 2620 (dnci lwcp16 "lwcp (16-bit displacement)" (OPTIONAL_CP_INSN (STALL LOAD)) 2621 "lwcp $crn,$sdisp16($rma)" 2622 (+ MAJ_15 crn rma (f-sub4 13) sdisp16) 2623 (sequence () 2624 (c-call "check_option_cp" pc) 2625 (set crn (mem SI (and (add rma sdisp16) (inv SI 3))))) 2626 ((mep (unit u-use-gpr (in usereg rma)) 2627 (unit u-exec)))) 2628 2629 (dnci smcp16 "smcp (16-bit displacement)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL STORE)) 2630 "smcp $crn64,$sdisp16($rma)" 2631 (+ MAJ_15 crn64 rma (f-sub4 14) sdisp16) 2632 (sequence () 2633 (c-call "check_option_cp" pc) 2634 (c-call "check_option_cp64" pc) 2635 (c-call "do_smcp16" rma sdisp16 crn64 pc)) 2636 ((mep (unit u-use-gpr (in usereg rma)) 2637 (unit u-exec)))) 2638 2639 (dnci lmcp16 "lmcp (16-bit displacement)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL LOAD)) 2640 "lmcp $crn64,$sdisp16($rma)" 2641 (+ MAJ_15 crn64 rma (f-sub4 15) sdisp16) 2642 (sequence () 2643 (c-call "check_option_cp" pc) 2644 (c-call "check_option_cp64" pc) 2645 (set crn64 (c-call DI "do_lmcp16" rma sdisp16 pc))) 2646 ((mep (unit u-use-gpr (in usereg rma)) 2647 (unit u-exec)))) 2648 2649 (dnci sbcpa "store byte coprocessor" (OPTIONAL_CP_INSN (STALL STORE)) 2650 "sbcpa $crn,($rma+),$cdisp10" 2651 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 0) (f-ext62 0) cdisp10) 2652 (sequence () 2653 (c-call "check_option_cp" pc) 2654 (c-call VOID "check_write_to_text" rma) 2655 (set (mem QI rma) (and crn #xff)) 2656 (set rma (add rma (ext SI cdisp10)))) 2657 ((mep (unit u-use-gpr (in usereg rma)) 2658 (unit u-exec)))) 2659 2660 (dnci lbcpa "load byte coprocessor" (OPTIONAL_CP_INSN (STALL LOAD)) 2661 "lbcpa $crn,($rma+),$cdisp10" 2662 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x4) (f-ext62 #x0) cdisp10) 2663 (sequence () 2664 (c-call "check_option_cp" pc) 2665 (set crn (ext SI (mem QI rma))) 2666 (set rma (add rma (ext SI cdisp10)))) 2667 ((mep (unit u-use-gpr (in usereg rma)) 2668 (unit u-exec)))) 2669 2670 (dnci shcpa "store half-word coprocessor" (OPTIONAL_CP_INSN (STALL STORE)) 2671 "shcpa $crn,($rma+),$cdisp10a2" 2672 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x1) (f-ext62 #x0) cdisp10a2) 2673 (sequence () 2674 (c-call "check_option_cp" pc) 2675 (c-call VOID "check_write_to_text" (and rma (inv SI 1))) 2676 (set (mem HI (and rma (inv SI 1))) (and crn #xffff)) 2677 (set rma (add rma (ext SI cdisp10a2)))) 2678 ((mep (unit u-use-gpr (in usereg rma)) 2679 (unit u-exec)))) 2680 2681 (dnci lhcpa "load half-word coprocessor" (OPTIONAL_CP_INSN (STALL LOAD)) 2682 "lhcpa $crn,($rma+),$cdisp10a2" 2683 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x5) (f-ext62 #x0) cdisp10a2) 2684 (sequence () 2685 (c-call "check_option_cp" pc) 2686 (set crn (ext SI (mem HI (and rma (inv SI 1))))) 2687 (set rma (add rma (ext SI cdisp10a2)))) 2688 ((mep (unit u-use-gpr (in usereg rma)) 2689 (unit u-exec)))) 2690 2691 (dnci swcpa "store word coprocessor" (OPTIONAL_CP_INSN (STALL STORE)) 2692 "swcpa $crn,($rma+),$cdisp10a4" 2693 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x2) (f-ext62 #x0) cdisp10a4) 2694 (sequence () 2695 (c-call "check_option_cp" pc) 2696 (c-call VOID "check_write_to_text" (and rma (inv SI 3))) 2697 (set (mem SI (and rma (inv SI 3))) crn) 2698 (set rma (add rma (ext SI cdisp10a4)))) 2699 ((mep (unit u-use-gpr (in usereg rma)) 2700 (unit u-exec)))) 2701 2702 (dnci lwcpa "load word coprocessor" (OPTIONAL_CP_INSN (STALL LOAD)) 2703 "lwcpa $crn,($rma+),$cdisp10a4" 2704 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x6) (f-ext62 #x0) cdisp10a4) 2705 (sequence () 2706 (c-call "check_option_cp" pc) 2707 (set crn (mem SI (and rma (inv SI 3)))) 2708 (set rma (add rma (ext SI cdisp10a4)))) 2709 ((mep (unit u-use-gpr (in usereg rma)) 2710 (unit u-exec)))) 2711 2712 (dnci smcpa "smcpa" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL STORE)) 2713 "smcpa $crn64,($rma+),$cdisp10a8" 2714 (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x3) (f-ext62 #x0) cdisp10a8) 2715 (sequence () 2716 (c-call "check_option_cp" pc) 2717 (c-call "check_option_cp64" pc) 2718 (c-call VOID "check_write_to_text" rma) 2719 (c-call "do_smcpa" (index-of rma) cdisp10a8 crn64 pc) 2720 (set rma rma)) ; reference as output for intrinsic generation 2721 ((mep (unit u-use-gpr (in usereg rma)) 2722 (unit u-exec)))) 2723 2724 (dnci lmcpa "lmcpa" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN (STALL LOAD)) 2725 "lmcpa $crn64,($rma+),$cdisp10a8" 2726 (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x7) (f-ext62 #x0) cdisp10a8) 2727 (sequence () 2728 (c-call "check_option_cp" pc) 2729 (c-call "check_option_cp64" pc) 2730 (set crn64 (c-call DI "do_lmcpa" (index-of rma) cdisp10a8 pc)) 2731 (set rma rma)) ; reference as output for intrinsic generation 2732 ((mep (unit u-use-gpr (in usereg rma)) 2733 (unit u-exec)))) 2734 2735 2737 (dnci sbcpm0 "sbcpm0" (OPTIONAL_CP_INSN) 2738 "sbcpm0 $crn,($rma+),$cdisp10" 2739 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x0) (f-ext62 #x2) cdisp10) 2740 (sequence () 2741 (c-call "check_option_cp" pc) 2742 (c-call VOID "check_write_to_text" rma) 2743 (set (mem QI rma) (and crn #xff)) 2744 (set rma (mod0 cdisp10))) 2745 ((mep (unit u-use-gpr (in usereg rma)) 2746 (unit u-exec)))) 2747 2748 (dnci lbcpm0 "lbcpm0" (OPTIONAL_CP_INSN) 2749 "lbcpm0 $crn,($rma+),$cdisp10" 2750 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x4) (f-ext62 #x2) cdisp10) 2751 (sequence () 2752 (c-call "check_option_cp" pc) 2753 (set crn (ext SI (mem QI rma))) 2754 (set rma (mod0 cdisp10))) 2755 ((mep (unit u-use-gpr (in usereg rma)) 2756 (unit u-exec)))) 2757 2758 (dnci shcpm0 "shcpm0" (OPTIONAL_CP_INSN) 2759 "shcpm0 $crn,($rma+),$cdisp10a2" 2760 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x1) (f-ext62 #x2) cdisp10a2) 2761 (sequence () 2762 (c-call "check_option_cp" pc) 2763 (c-call VOID "check_write_to_text" (and rma (inv SI 1))) 2764 (set (mem HI (and rma (inv SI 1))) (and crn #xffff)) 2765 (set rma (mod0 cdisp10a2))) 2766 ((mep (unit u-use-gpr (in usereg rma)) 2767 (unit u-exec)))) 2768 2769 (dnci lhcpm0 "lhcpm0" (OPTIONAL_CP_INSN) 2770 "lhcpm0 $crn,($rma+),$cdisp10a2" 2771 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x5) (f-ext62 #x2) cdisp10a2) 2772 (sequence () 2773 (c-call "check_option_cp" pc) 2774 (set crn (ext SI (mem HI (and rma (inv SI 1))))) 2775 (set rma (mod0 cdisp10a2))) 2776 ((mep (unit u-use-gpr (in usereg rma)) 2777 (unit u-exec)))) 2778 2779 (dnci swcpm0 "swcpm0" (OPTIONAL_CP_INSN) 2780 "swcpm0 $crn,($rma+),$cdisp10a4" 2781 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x2) (f-ext62 #x2) cdisp10a4) 2782 (sequence () 2783 (c-call "check_option_cp" pc) 2784 (c-call VOID "check_write_to_text" (and rma (inv SI 3))) 2785 (set (mem SI (and rma (inv SI 3))) crn) 2786 (set rma (mod0 cdisp10a4))) 2787 ((mep (unit u-use-gpr (in usereg rma)) 2788 (unit u-exec)))) 2789 2790 (dnci lwcpm0 "lwcpm0" (OPTIONAL_CP_INSN) 2791 "lwcpm0 $crn,($rma+),$cdisp10a4" 2792 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x6) (f-ext62 #x2) cdisp10a4) 2793 (sequence () 2794 (c-call "check_option_cp" pc) 2795 (set crn (mem SI (and rma (inv SI 3)))) 2796 (set rma (mod0 cdisp10a4))) 2797 ((mep (unit u-use-gpr (in usereg rma)) 2798 (unit u-exec)))) 2799 2800 (dnci smcpm0 "smcpm0" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN) 2801 "smcpm0 $crn64,($rma+),$cdisp10a8" 2802 (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x3) (f-ext62 #x2) cdisp10a8) 2803 (sequence () 2804 (c-call "check_option_cp" pc) 2805 (c-call "check_option_cp64" pc) 2806 (c-call VOID "check_write_to_text" rma) 2807 (c-call "do_smcp" rma crn64 pc) 2808 (set rma (mod0 cdisp10a8))) 2809 ((mep (unit u-use-gpr (in usereg rma)) 2810 (unit u-exec)))) 2811 2812 (dnci lmcpm0 "lmcpm0" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN) 2813 "lmcpm0 $crn64,($rma+),$cdisp10a8" 2814 (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x7) (f-ext62 #x2) cdisp10a8) 2815 (sequence () 2816 (c-call "check_option_cp" pc) 2817 (c-call "check_option_cp64" pc) 2818 (set crn64 (c-call DI "do_lmcp" rma pc)) 2819 (set rma (mod0 cdisp10a8))) 2820 ((mep (unit u-use-gpr (in usereg rma)) 2821 (unit u-exec)))) 2822 2823 (dnci sbcpm1 "sbcpm1" (OPTIONAL_CP_INSN) 2824 "sbcpm1 $crn,($rma+),$cdisp10" 2825 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x0) (f-ext62 #x3) cdisp10) 2826 (sequence () 2827 (c-call "check_option_cp" pc) 2828 (c-call VOID "check_write_to_text" rma) 2829 (set (mem QI rma) (and crn #xff)) 2830 (set rma (mod1 cdisp10))) 2831 ((mep (unit u-use-gpr (in usereg rma)) 2832 (unit u-exec)))) 2833 2834 (dnci lbcpm1 "lbcpm1" (OPTIONAL_CP_INSN) 2835 "lbcpm1 $crn,($rma+),$cdisp10" 2836 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x4) (f-ext62 #x3) cdisp10) 2837 (sequence () 2838 (c-call "check_option_cp" pc) 2839 (set crn (ext SI (mem QI rma))) 2840 (set rma (mod1 cdisp10))) 2841 ((mep (unit u-use-gpr (in usereg rma)) 2842 (unit u-exec)))) 2843 2844 (dnci shcpm1 "shcpm1" (OPTIONAL_CP_INSN) 2845 "shcpm1 $crn,($rma+),$cdisp10a2" 2846 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x1) (f-ext62 #x3) cdisp10a2) 2847 (sequence () 2848 (c-call "check_option_cp" pc) 2849 (c-call VOID "check_write_to_text" (and rma (inv SI 1))) 2850 (set (mem HI (and rma (inv SI 1))) (and crn #xffff)) 2851 (set rma (mod1 cdisp10a2))) 2852 ((mep (unit u-use-gpr (in usereg rma)) 2853 (unit u-exec)))) 2854 2855 (dnci lhcpm1 "lhcpm1" (OPTIONAL_CP_INSN) 2856 "lhcpm1 $crn,($rma+),$cdisp10a2" 2857 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x5) (f-ext62 #x3) cdisp10a2) 2858 (sequence () 2859 (c-call "check_option_cp" pc) 2860 (set crn (ext SI (mem HI (and rma (inv SI 1))))) 2861 (set rma (mod1 cdisp10a2))) 2862 ((mep (unit u-use-gpr (in usereg rma)) 2863 (unit u-exec)))) 2864 2865 (dnci swcpm1 "swcpm1" (OPTIONAL_CP_INSN) 2866 "swcpm1 $crn,($rma+),$cdisp10a4" 2867 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x2) (f-ext62 #x3) cdisp10a4) 2868 (sequence () 2869 (c-call "check_option_cp" pc) 2870 (c-call VOID "check_write_to_text" (and rma (inv SI 3))) 2871 (set (mem SI (and rma (inv SI 3))) crn) 2872 (set rma (mod1 cdisp10a4))) 2873 ((mep (unit u-use-gpr (in usereg rma)) 2874 (unit u-exec)))) 2875 2876 (dnci lwcpm1 "lwcpm1" (OPTIONAL_CP_INSN) 2877 "lwcpm1 $crn,($rma+),$cdisp10a4" 2878 (+ MAJ_15 crn rma (f-sub4 5) (f-ext4 #x6) (f-ext62 #x3) cdisp10a4) 2879 (sequence () 2880 (c-call "check_option_cp" pc) 2881 (set crn (ext SI (mem SI (and rma (inv SI 3))))) 2882 (set rma (mod1 cdisp10a4))) 2883 ((mep (unit u-use-gpr (in usereg rma)) 2884 (unit u-exec)))) 2885 2886 (dnci smcpm1 "smcpm1" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN) 2887 "smcpm1 $crn64,($rma+),$cdisp10a8" 2888 (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x3) (f-ext62 #x3) cdisp10a8) 2889 (sequence () 2890 (c-call "check_option_cp" pc) 2891 (c-call "check_option_cp64" pc) 2892 (c-call "do_smcp" rma crn64 pc) 2893 (c-call VOID "check_write_to_text" rma) 2894 (set rma (mod1 cdisp10a8))) 2895 ((mep (unit u-use-gpr (in usereg rma)) 2896 (unit u-exec)))) 2897 2898 (dnci lmcpm1 "lmcpm1" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN) 2899 "lmcpm1 $crn64,($rma+),$cdisp10a8" 2900 (+ MAJ_15 crn64 rma (f-sub4 5) (f-ext4 #x7) (f-ext62 #x3) cdisp10a8) 2901 (sequence () 2902 (c-call "check_option_cp" pc) 2903 (c-call "check_option_cp64" pc) 2904 (set crn64 (c-call DI "do_lmcp" rma pc)) 2905 (set rma (mod1 cdisp10a8))) 2906 ((mep (unit u-use-gpr (in usereg rma)) 2907 (unit u-exec)))) 2908 2909 (dnop cp_flag "branch condition register" (all-mep-isas) h-ccr 1) 2910 2911 (dnci bcpeq "branch coprocessor equal" (OPTIONAL_CP_INSN RELAXABLE) 2912 "bcpeq $cccc,$pcrel17a2" 2913 (+ MAJ_13 (f-rn 8) cccc (f-sub4 4) pcrel17a2) 2914 (sequence () 2915 (c-call "check_option_cp" pc) 2916 (if (eq (xor cccc cp_flag) 0) 2917 (set-vliw-alignment-modified pc pcrel17a2))) 2918 ()) 2919 2920 (dnci bcpne "branch coprocessor not equal" (OPTIONAL_CP_INSN RELAXABLE) 2921 "bcpne $cccc,$pcrel17a2" 2922 (+ MAJ_13 (f-rn 8) cccc (f-sub4 5) pcrel17a2) 2923 (sequence () 2924 (c-call "check_option_cp" pc) 2925 (if (ne (xor cccc cp_flag) 0) 2926 (set-vliw-alignment-modified pc pcrel17a2))) 2927 ()) 2928 2929 (dnci bcpat "branch coprocessor and true" (OPTIONAL_CP_INSN RELAXABLE) 2930 "bcpat $cccc,$pcrel17a2" 2931 (+ MAJ_13 (f-rn 8) cccc (f-sub4 6) pcrel17a2) 2932 (sequence () 2933 (c-call "check_option_cp" pc) 2934 (if (ne (and cccc cp_flag) 0) 2935 (set-vliw-alignment-modified pc pcrel17a2))) 2936 ()) 2937 2938 (dnci bcpaf "branch coprocessor and false" (OPTIONAL_CP_INSN RELAXABLE) 2939 "bcpaf $cccc,$pcrel17a2" 2940 (+ MAJ_13 (f-rn 8) cccc (f-sub4 7) pcrel17a2) 2941 (sequence () 2942 (c-call "check_option_cp" pc) 2943 (if (eq (and cccc cp_flag) 0) 2944 (set-vliw-alignment-modified pc pcrel17a2))) 2945 ()) 2946 2947 (dnci synccp "synchronise with coprocessor" (OPTIONAL_CP_INSN) 2948 "synccp" 2949 (+ MAJ_7 (f-rn 0) (f-rm 2) (f-sub4 1)) 2950 (sequence () 2951 (c-call "check_option_cp" pc) 2952 (unimp "synccp")) 2953 ()) 2954 2955 (dnci jsrv "jump to vliw subroutine " (OPTIONAL_CP_INSN) 2956 "jsrv $rm" 2957 (+ MAJ_1 (f-rn 8) rm (f-sub4 15)) 2958 (sequence () 2959 (cg-profile pc rm) 2960 (c-call "check_option_cp" pc) 2961 (core-vliw-switch 2962 2963 ;; in core operating mode 2964 (sequence () 2965 (set lp (or (add pc 2) 1)) 2966 (set-vliw-aliignment-modified-by-option pc rm) 2967 (set-psw.om 1)) ;; to VLIW operation mode 2968 2969 ;; in VLIW32 operating mode 2970 (sequence () 2971 (set lp (or (add pc 4) 1)) 2972 (set pc (and rm (inv 1))) 2973 (set-psw.om 0)) ;; to core operation mode 2974 2975 ;; in VLIW64 operating mode 2976 (sequence () 2977 (set lp (or (add pc 8) 1)) 2978 (set pc (and rm (inv 1))) 2979 (set-psw.om 0)))) ;; to core operation mode 2980 ((mep (unit u-use-gpr (in usereg rm)) 2981 (unit u-exec) 2982 (unit u-branch)))) 2983 2984 (dnci bsrv "branch to vliw subroutine" (OPTIONAL_CP_INSN) 2985 "bsrv $pcrel24a2" 2986 (+ MAJ_13 (f-4 1) (f-sub4 11) pcrel24a2) 2987 (sequence () 2988 (cg-profile pc pcrel24a2) 2989 (c-call "check_option_cp" pc) 2990 (core-vliw-switch 2991 2992 ;; in core operating mode 2993 (sequence () 2994 (set lp (or (add pc 4) 1)) 2995 (set-vliw-aliignment-modified-by-option pc pcrel24a2) 2996 (set-psw.om 1)) ;; to VLIW operation mode 2997 2998 ;; in VLIW32 operating mode 2999 (sequence () 3000 (set lp (or (add pc 4) 1)) 3001 (set pc (and pcrel24a2 (inv 1))) 3002 (set-psw.om 0)) ;; to core operation mode 3003 3004 ;; in VLIW64 operating mode 3005 (sequence () 3006 (set lp (or (add pc 8) 1)) 3007 (set pc (and pcrel24a2 (inv 1))) 3008 (set-psw.om 0)))) ;; to core operation mode 3009 ((mep (unit u-exec) 3010 (unit u-branch)))) 3011 3012 3014 ; An instruction for test instrumentation. 3015 ; Using a reserved opcode. 3016 3017 (dnci sim-syscall "simulator system call" () 3018 "--syscall--" 3019 (+ MAJ_7 (f-4 1) callnum (f-8 0) (f-9 0) (f-10 0) (f-sub4 0)) 3020 (c-call "do_syscall" pc callnum) 3021 ()) 3022 3023 (define-pmacro (dnri n major minor) 3024 (dnci (.sym ri- n) "reserved instruction" () 3025 "--reserved--" 3026 (+ major rn rm (f-sub4 minor)) 3027 (set pc (c-call USI "ri_exception" pc)) 3028 ((mep (unit u-exec) 3029 (unit u-branch))))) 3030 3031 (dnri 0 MAJ_0 6) 3032 (dnri 1 MAJ_1 10) 3033 (dnri 2 MAJ_1 11) 3034 (dnri 3 MAJ_2 5) 3035 (dnri 4 MAJ_2 8) 3036 (dnri 5 MAJ_2 9) 3037 (dnri 6 MAJ_2 10) 3038 (dnri 7 MAJ_2 11) 3039 (dnri 8 MAJ_3 4) 3040 (dnri 9 MAJ_3 5) 3041 (dnri 10 MAJ_3 6) 3042 (dnri 11 MAJ_3 7) 3043 (dnri 12 MAJ_3 12) 3044 (dnri 13 MAJ_3 13) 3045 (dnri 14 MAJ_3 14) 3046 (dnri 15 MAJ_3 15) 3047 (dnri 17 MAJ_7 7) 3048 (dnri 20 MAJ_7 14) 3049 (dnri 21 MAJ_7 15) 3050 (dnri 22 MAJ_12 7) 3051 (dnri 23 MAJ_14 13) 3052 ;(dnri 24 MAJ_15 3) 3053 (dnri 26 MAJ_15 8) 3054 ; begin core-specific reserved insns 3055 ; end core-specific reserved insns 3056 3057 3059 ; Macro instructions. 3060 3061 (dnmi nop "nop" 3062 () 3063 "nop" 3064 (emit mov (rn 0) (rm 0))) 3065 3066 ; Emit the 16 bit form of these 32 bit insns when the displacement is zero. 3067 ; 3068 (dncmi sb16-0 "store byte (explicit 16 bit displacement of zero)" (NO-DIS) 3069 "sb $rnc,$zero($rma)" 3070 (emit sb rnc rma)) 3071 3072 (dncmi sh16-0 "store half (explicit 16 bit displacement of zero)" (NO-DIS) 3073 "sh $rns,$zero($rma)" 3074 (emit sh rns rma)) 3075 3076 (dncmi sw16-0 "store word (explicit 16 bit displacement of zero)" (NO-DIS) 3077 "sw $rnl,$zero($rma)" 3078 (emit sw rnl rma)) 3079 3080 (dncmi lb16-0 "load byte (explicit 16 bit displacement of zero)" (NO-DIS) 3081 "lb $rnc,$zero($rma)" 3082 (emit lb rnc rma)) 3083 3084 (dncmi lh16-0 "load half (explicit 16 bit displacement of zero)" (NO-DIS) 3085 "lh $rns,$zero($rma)" 3086 (emit lh rns rma)) 3087 3088 (dncmi lw16-0 "load word (explicit 16 bit displacement of zero)" (NO-DIS) 3089 "lw $rnl,$zero($rma)" 3090 (emit lw rnl rma)) 3091 3092 (dncmi lbu16-0 "load unsigned byte (explicit 16 bit displacement of zero)" (NO-DIS) 3093 "lbu $rnuc,$zero($rma)" 3094 (emit lbu rnuc rma)) 3095 3096 (dncmi lhu16-0 "load unsigned half (explicit 16 bit displacement of zero)" (NO-DIS) 3097 "lhu $rnus,$zero($rma)" 3098 (emit lhu rnus rma)) 3099 3100 (dncmi swcp16-0 "swcp (explicit 16-bit displacement of zero)" (OPTIONAL_CP_INSN NO-DIS) 3101 "swcp $crn,$zero($rma)" 3102 (emit swcp crn rma)) 3103 3104 (dncmi lwcp16-0 "lwcp (explicit 16-bit displacement of zero)" (OPTIONAL_CP_INSN NO-DIS) 3105 "lwcp $crn,$zero($rma)" 3106 (emit lwcp crn rma)) 3107 3108 (dncmi smcp16-0 "smcp (explicit 16-bit displacement of zero)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN NO-DIS) 3109 "smcp $crn64,$zero($rma)" 3110 (emit smcp crn64 rma)) 3111 3112 (dncmi lmcp16-0 "lmcp (explicit 16-bit displacement of zero)" (OPTIONAL_CP_INSN OPTIONAL_CP64_INSN NO-DIS) 3113 "lmcp $crn64,$zero($rma)" 3114 (emit lmcp crn64 rma)) 3115