Home | History | Annotate | Download | only in traces
      1 // Copyright 2015, VIXL authors
      2 // All rights reserved.
      3 //
      4 // Redistribution and use in source and binary forms, with or without
      5 // modification, are permitted provided that the following conditions are met:
      6 //
      7 //   * Redistributions of source code must retain the above copyright notice,
      8 //     this list of conditions and the following disclaimer.
      9 //   * Redistributions in binary form must reproduce the above copyright notice,
     10 //     this list of conditions and the following disclaimer in the documentation
     11 //     and/or other materials provided with the distribution.
     12 //   * Neither the name of ARM Limited nor the names of its contributors may be
     13 //     used to endorse or promote products derived from this software without
     14 //     specific prior written permission.
     15 //
     16 // THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS CONTRIBUTORS "AS IS" AND
     17 // ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
     18 // WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
     19 // DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE LIABLE
     20 // FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     21 // DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
     22 // SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER
     23 // CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY,
     24 // OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
     25 // OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     26 
     27 
     28 // ---------------------------------------------------------------------
     29 // This file is auto generated using tools/generate_simulator_traces.py.
     30 //
     31 // PLEASE DO NOT EDIT.
     32 // ---------------------------------------------------------------------
     33 
     34 #ifndef VIXL_SIM_UADDLP_8H_TRACE_AARCH64_H_
     35 #define VIXL_SIM_UADDLP_8H_TRACE_AARCH64_H_
     36 
     37 const uint16_t kExpected_NEON_uaddlp_8H[] = {
     38   0x0088, 0x00fb, 0x00ff, 0x0103, 0x012d, 0x01c4, 0x01fb, 0x00ff,
     39   0x00d2, 0x00fd, 0x0101, 0x0105, 0x0176, 0x01f5, 0x01fd, 0x0001,
     40   0x00fb, 0x00ff, 0x0103, 0x012d, 0x01c4, 0x01fb, 0x00ff, 0x0003,
     41   0x00fd, 0x0101, 0x0105, 0x0176, 0x01f5, 0x01fd, 0x0001, 0x000a,
     42   0x00ff, 0x0103, 0x012d, 0x01c4, 0x01fb, 0x00ff, 0x0003, 0x003b,
     43   0x0101, 0x0105, 0x0176, 0x01f5, 0x01fd, 0x0001, 0x000a, 0x0088,
     44   0x0103, 0x012d, 0x01c4, 0x01fb, 0x00ff, 0x0003, 0x003b, 0x00d2,
     45   0x0105, 0x0176, 0x01f5, 0x01fd, 0x0001, 0x000a, 0x0088, 0x00fb,
     46   0x012d, 0x01c4, 0x01fb, 0x00ff, 0x0003, 0x003b, 0x00d2, 0x00fd,
     47   0x0176, 0x01f5, 0x01fd, 0x0001, 0x000a, 0x0088, 0x00fb, 0x00ff,
     48   0x01c4, 0x01fb, 0x00ff, 0x0003, 0x003b, 0x00d2, 0x00fd, 0x0101,
     49   0x01f5, 0x01fd, 0x0001, 0x000a, 0x0088, 0x00fb, 0x00ff, 0x0103,
     50   0x01fb, 0x00ff, 0x0003, 0x003b, 0x00d2, 0x00fd, 0x0101, 0x0105,
     51   0x01fd, 0x0001, 0x000a, 0x0088, 0x00fb, 0x00ff, 0x0103, 0x012d,
     52   0x00ff, 0x0003, 0x003b, 0x00d2, 0x00fd, 0x0101, 0x0105, 0x0176,
     53   0x0001, 0x000a, 0x0088, 0x00fb, 0x00ff, 0x0103, 0x012d, 0x01c4,
     54   0x0003, 0x003b, 0x00d2, 0x00fd, 0x0101, 0x0105, 0x0176, 0x01f5,
     55   0x000a, 0x0088, 0x00fb, 0x00ff, 0x0103, 0x012d, 0x01c4, 0x01fb,
     56   0x003b, 0x00d2, 0x00fd, 0x0101, 0x0105, 0x0176, 0x01f5, 0x01fd,
     57 };
     58 const unsigned kExpectedCount_NEON_uaddlp_8H = 19;
     59 
     60 #endif  // VIXL_SIM_UADDLP_8H_TRACE_AARCH64_H_
     61