HomeSort by relevance Sort by last modified time
    Searched refs:BaseReg (Results 1 - 25 of 26) sorted by null

1 2

  /external/llvm/include/llvm/Transforms/Utils/
AddrModeMatcher.h 37 Value *BaseReg;
39 ExtAddrMode() : BaseReg(0), ScaledReg(0) {}
44 return (BaseReg == O.BaseReg) && (ScaledReg == O.ScaledReg) &&
  /external/llvm/lib/CodeGen/
LocalStackSlotAllocation.cpp 290 unsigned BaseReg = 0;
310 BaseReg = RegOffset.first;
318 BaseReg = Fn.getRegInfo().createVirtualRegister(RC);
320 DEBUG(dbgs() << " Materializing base register " << BaseReg <<
327 TRI->materializeFrameBaseRegister(Entry, BaseReg, FrameIdx,
338 std::pair<unsigned, int64_t>(BaseReg, BaseOffset));
342 assert(BaseReg != 0 && "Unable to allocate virtual base register!");
346 TRI->resolveFrameIndex(I, BaseReg, Offset);
  /external/llvm/lib/Transforms/Utils/
AddrModeMatcher.cpp 42 if (BaseReg) {
45 WriteAsOperand(OS, BaseReg, /*PrintType=*/false);
275 AddrMode.BaseReg = AddrInst->getOperand(0);
288 AddrMode.BaseReg = AddrInst->getOperand(0);
356 AddrMode.BaseReg = Addr;
361 AddrMode.BaseReg = 0;
514 // BaseReg and ScaleReg (global addresses are always available, as are any
516 Value *BaseReg = AMAfter.BaseReg, *ScaledReg = AMAfter.ScaledReg;
518 // If the BaseReg or ScaledReg was referenced by the previous addrmode, thei
    [all...]
  /external/llvm/lib/Target/X86/InstPrinter/
X86ATTInstPrinter.cpp 138 const MCOperand &BaseReg = MI->getOperand(Op);
151 if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg()))
158 if (IndexReg.getReg() || BaseReg.getReg()) {
160 if (BaseReg.getReg())
X86IntelInstPrinter.cpp 129 const MCOperand &BaseReg = MI->getOperand(Op);
144 if (BaseReg.getReg()) {
164 if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg())) {
  /external/llvm/lib/Target/ARM/
Thumb1RegisterInfo.cpp 85 /// a destreg = basereg + immediate in Thumb code. Materialize the immediate
92 unsigned DestReg, unsigned BaseReg,
99 (BaseReg != 0 && !isARMLowRegister(BaseReg));
111 assert(BaseReg == ARM::SP && "Unexpected!");
134 MIB.addReg(BaseReg).addReg(LdReg, RegState::Kill);
136 MIB.addReg(LdReg).addReg(BaseReg, RegState::Kill);
165 /// a destreg = basereg + immediate in Thumb code.
169 unsigned DestReg, unsigned BaseReg,
185 if (DestReg == BaseReg && BaseReg == ARM::SP)
    [all...]
Thumb2InstrInfo.cpp 179 unsigned DestReg, unsigned BaseReg, int NumBytes,
187 if (DestReg != ARM::SP && DestReg != BaseReg &&
209 .addReg(BaseReg, RegState::Kill)
216 .addReg(BaseReg, RegState::Kill)
227 if (DestReg == ARM::SP && BaseReg != ARM::SP) {
230 .addReg(BaseReg).setMIFlags(MIFlags));
231 BaseReg = ARM::SP;
236 if (BaseReg == ARM::SP) {
242 .addReg(BaseReg).addImm(ThisVal/4).setMIFlags(MIFlags));
260 assert(DestReg != ARM::SP && BaseReg != ARM::SP)
    [all...]
Thumb1RegisterInfo.h 57 unsigned BaseReg, int64_t Offset) const;
ARMBaseRegisterInfo.h 141 unsigned BaseReg, int FrameIdx,
144 unsigned BaseReg, int64_t Offset) const;
ARMBaseInstrInfo.h 357 /// instructions to materializea destreg = basereg + immediate in ARM / Thumb2
361 unsigned DestReg, unsigned BaseReg, int NumBytes,
367 unsigned DestReg, unsigned BaseReg, int NumBytes,
372 unsigned DestReg, unsigned BaseReg,
ARMLoadStoreOptimizer.cpp     [all...]
Thumb2SizeReduction.cpp 126 // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent
379 unsigned BaseReg = MI->getOperand(0).getReg();
380 if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA)
387 if (MI->getOperand(i).getReg() == BaseReg) {
401 unsigned BaseReg = MI->getOperand(1).getReg();
402 if (BaseReg != ARM::SP)
415 unsigned BaseReg = MI->getOperand(1).getReg();
416 if (BaseReg == ARM::SP &&
421 } else if (!isARMLowRegister(BaseReg) ||
    [all...]
ARMBaseRegisterInfo.cpp 918 /// materializeFrameBaseRegister - Insert defining instruction(s) for BaseReg to
922 unsigned BaseReg, int FrameIdx,
    [all...]
ARMConstantIslandPass.cpp     [all...]
ARMBaseInstrInfo.cpp 154 unsigned BaseReg = Base.getReg();
170 .addReg(BaseReg).addImm(Amt)
177 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc)
182 .addReg(BaseReg).addReg(OffReg)
193 .addReg(BaseReg).addImm(Amt)
198 .addReg(BaseReg).addReg(OffReg)
220 .addReg(BaseReg).addImm(0).addImm(Pred);
224 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred);
    [all...]
ARMISelDAGToDAG.cpp 174 SDValue &BaseReg, SDValue &Opc);
392 SDValue &BaseReg,
404 BaseReg = N.getOperand(0);
415 SDValue &BaseReg,
428 BaseReg = N.getOperand(0);
    [all...]
  /external/llvm/lib/Target/X86/AsmParser/
X86AsmParser.cpp 176 unsigned BaseReg;
225 return Mem.BaseReg;
425 Res->Mem.BaseReg = 0;
434 unsigned BaseReg, unsigned IndexReg,
439 assert((SegReg || BaseReg || IndexReg) && "Invalid memory operand!");
447 Res->Mem.BaseReg = BaseReg;
458 unsigned basereg = is64BitMode() ? X86::RSI : X86::ESI; local
464 Op.Mem.BaseReg == basereg && Op.Mem.IndexReg == 0)
468 unsigned basereg = is64BitMode() ? X86::RDI : X86::EDI; local
    [all...]
  /external/llvm/lib/Target/X86/MCTargetDesc/
X86MCCodeEmitter.cpp 165 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
168 if ((BaseReg.getReg() != 0 &&
169 X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg.getReg())) ||
180 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
183 if ((BaseReg.getReg() != 0 &&
184 X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg.getReg())) ||
195 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg);
198 if ((BaseReg.getReg() != 0 &&
199 X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg.getReg())) ||
305 unsigned BaseReg = Base.getReg()
    [all...]
  /external/llvm/lib/Target/X86/
X86CodeEmitter.cpp 471 unsigned BaseReg = Base.getReg();
474 if (BaseReg == X86::RIP ||
489 // If no BaseReg, issue a RIP relative instruction only if the MCE can
493 if (BaseReg != 0 && BaseReg != X86::RIP)
494 BaseRegNo = X86_MC::getX86RegNum(BaseReg);
504 (!Is64BitMode || BaseReg != 0)) {
505 if (BaseReg == 0 || // [disp32] in X86-32 mode
506 BaseReg == X86::RIP) { // [disp32+RIP] in X86-64 mode
540 if (BaseReg == 0)
    [all...]
X86AsmPrinter.cpp 306 const MachineOperand &BaseReg = MI->getOperand(Op);
311 bool HasBaseReg = BaseReg.getReg() != 0;
313 BaseReg.getReg() == X86::RIP)
  /external/llvm/lib/Target/Mips/
MipsMCInstLower.cpp 149 MCOperand SPReg = MCOperand::CreateReg(Mips::SP), BaseReg = SPReg;
156 BaseReg = ATReg;
166 CreateMCInst(Sw, Mips::SW, GPReg, BaseReg, MCOperand::CreateImm(Offset));
  /external/llvm/include/llvm/Target/
TargetRegisterInfo.h 635 /// BaseReg to be a pointer to FrameIdx before insertion point I.
637 unsigned BaseReg, int FrameIdx,
646 unsigned BaseReg, int64_t Offset) const {
  /external/llvm/lib/Transforms/Scalar/
LoopStrengthReduce.cpp 906 const SCEV *BaseReg = *I;
907 if (VisitedRegs.count(BaseReg)) {
911 RatePrimaryRegister(BaseReg, Regs, L, SE, DT, LoserRegs);
    [all...]
CodeGenPrepare.cpp 872 if (AddrMode.BaseReg) {
873 Value *V = AddrMode.BaseReg;
    [all...]
  /external/llvm/lib/Target/ARM/InstPrinter/
ARMInstPrinter.cpp 171 unsigned BaseReg = MI->getOperand(0).getReg();
173 if (MI->getOperand(i).getReg() == BaseReg)
180 O << '\t' << getRegisterName(BaseReg);
    [all...]

Completed in 587 milliseconds

1 2