/external/llvm/lib/Target/AArch64/ |
AArch64RegisterInfo.cpp | 139 unsigned BaseReg = 142 BaseReg, FrameReg, BaseReg, Offset); 143 FrameReg = BaseReg;
|
/external/llvm/lib/Target/X86/InstPrinter/ |
X86ATTInstPrinter.cpp | 176 const MCOperand &BaseReg = MI->getOperand(Op); 191 if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg())) 198 if (IndexReg.getReg() || BaseReg.getReg()) { 200 if (BaseReg.getReg())
|
X86IntelInstPrinter.cpp | 160 const MCOperand &BaseReg = MI->getOperand(Op); 175 if (BaseReg.getReg()) { 194 if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg())) {
|
/external/llvm/lib/CodeGen/ |
LocalStackSlotAllocation.cpp | 290 unsigned BaseReg = 0; 310 BaseReg = RegOffset.first; 319 BaseReg = Fn.getRegInfo().createVirtualRegister(RC); 321 DEBUG(dbgs() << " Materializing base register " << BaseReg << 328 TRI->materializeFrameBaseRegister(Entry, BaseReg, FrameIdx, 339 std::pair<unsigned, int64_t>(BaseReg, BaseOffset)); 343 assert(BaseReg != 0 && "Unable to allocate virtual base register!"); 347 TRI->resolveFrameIndex(I, BaseReg, Offset);
|
MachineScheduler.cpp | 757 unsigned BaseReg; 760 : SU(su), BaseReg(reg), Offset(ofs) {} 781 if (LHS.BaseReg != RHS.BaseReg) 782 return LHS.BaseReg < RHS.BaseReg; 791 unsigned BaseReg; 793 if (TII->getLdStBaseRegImmOfs(SU->getInstr(), BaseReg, Offset, TRI)) 794 LoadRecords.push_back(LoadInfo(SU, BaseReg, Offset)); 801 if (LoadRecords[Idx].BaseReg != LoadRecords[Idx+1].BaseReg) [all...] |
/external/clang/lib/StaticAnalyzer/Core/ |
Store.cpp | 285 const MemRegion *BaseReg = 289 return loc::MemRegionVal(BaseReg);
|
/external/llvm/lib/Target/X86/ |
X86AsmPrinter.cpp | 272 const MachineOperand &BaseReg = MI->getOperand(Op); 277 bool HasBaseReg = BaseReg.getReg() != 0; 279 BaseReg.getReg() == X86::RIP) 331 const MachineOperand &BaseReg = MI->getOperand(Op); 346 if (BaseReg.getReg()) { 364 if (DispVal || (!IndexReg.getReg() && !BaseReg.getReg())) {
|
X86InstrInfo.cpp | [all...] |
/external/llvm/lib/Target/X86/MCTargetDesc/ |
X86MCCodeEmitter.cpp | 167 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg); 170 if ((BaseReg.getReg() != 0 && 171 X86MCRegisterClasses[X86::GR32RegClassID].contains(BaseReg.getReg())) || 182 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg); 185 if ((BaseReg.getReg() != 0 && 186 X86MCRegisterClasses[X86::GR64RegClassID].contains(BaseReg.getReg())) || 197 const MCOperand &BaseReg = MI.getOperand(Op+X86::AddrBaseReg); 200 if ((BaseReg.getReg() != 0 && 201 X86MCRegisterClasses[X86::GR16RegClassID].contains(BaseReg.getReg())) || 307 unsigned BaseReg = Base.getReg() [all...] |
/external/llvm/lib/Target/ARM/InstPrinter/ |
ARMInstPrinter.cpp | 228 unsigned BaseReg = MI->getOperand(0).getReg(); 230 if (MI->getOperand(i).getReg() == BaseReg) 238 printRegName(O, BaseReg); [all...] |
/external/llvm/lib/Target/ARM/ |
Thumb2SizeReduction.cpp | 129 // ARM::t2STM (with no basereg writeback) has no Thumb1 equivalent 391 unsigned BaseReg = MI->getOperand(0).getReg(); 392 if (!isARMLowRegister(BaseReg) || Entry.WideOpc != ARM::t2LDMIA) 399 if (MI->getOperand(i).getReg() == BaseReg) { 413 unsigned BaseReg = MI->getOperand(1).getReg(); 414 if (BaseReg != ARM::SP) 427 unsigned BaseReg = MI->getOperand(1).getReg(); 428 if (BaseReg == ARM::SP && 433 } else if (!isARMLowRegister(BaseReg) || [all...] |
ARMConstantIslandPass.cpp | [all...] |
ARMLoadStoreOptimizer.cpp | [all...] |
ARMBaseInstrInfo.cpp | 159 unsigned BaseReg = Base.getReg(); 175 .addReg(BaseReg).addImm(Amt) 182 .addReg(BaseReg).addReg(OffReg).addReg(0).addImm(SOOpc) 187 .addReg(BaseReg).addReg(OffReg) 198 .addReg(BaseReg).addImm(Amt) 203 .addReg(BaseReg).addReg(OffReg) 225 .addReg(BaseReg).addImm(0).addImm(Pred); 229 .addReg(BaseReg).addReg(0).addImm(0).addImm(Pred); [all...] |
/external/llvm/lib/Transforms/Scalar/ |
CodeGenPrepare.cpp | 827 Value *BaseReg; 829 ExtAddrMode() : BaseReg(0), ScaledReg(0) {} 834 return (BaseReg == O.BaseReg) && (ScaledReg == O.ScaledReg) && 858 if (BaseReg) { 861 WriteAsOperand(OS, BaseReg, /*PrintType=*/false); [all...] |
LoopStrengthReduce.cpp | [all...] |
/external/llvm/lib/Target/X86/AsmParser/ |
X86AsmParser.cpp | 190 unsigned BaseReg; 254 return Mem.BaseReg; 507 Res->Mem.BaseReg = 0; 518 unsigned BaseReg, unsigned IndexReg, 523 assert((SegReg || BaseReg || IndexReg) && "Invalid memory operand!"); 531 Res->Mem.BaseReg = BaseReg; 544 unsigned basereg = is64BitMode() ? X86::RSI : X86::ESI; local 550 Op.Mem.BaseReg == basereg && Op.Mem.IndexReg == 0) 554 unsigned basereg = is64BitMode() ? X86::RDI : X86::EDI; local [all...] |