HomeSort by relevance Sort by last modified time
    Searched refs:lui (Results 1 - 25 of 30) sorted by null

1 2

  /external/llvm/test/MC/Mips/
mips-expansions.s 9 # CHECK: lui $7, 1 # encoding: [0x01,0x00,0x07,0x3c]
12 # CHECK: lui $7, 1 # encoding: [0x01,0x00,0x07,0x3c]
15 # CHECK: lui $7, 1 # encoding: [0x01,0x00,0x07,0x3c]
18 # CHECK: lui $10, %hi(symbol) # encoding: [A,A,0x0a,0x3c]
23 # CHECK: lui $1, %hi(symbol) # encoding: [A,A,0x01,0x3c]
28 # CHECK: lui $10, 10 # encoding: [0x0a,0x00,0x0a,0x3c]
31 # CHECK: lui $1, 2 # encoding: [0x02,0x00,0x01,0x3c]
mips-relocations.s 4 # CHECK: lui $2, %hi(_gp_disp) # encoding: [A,A,0x02,0x3c]
12 # CHECK: lui $2, %dtprel_hi(_gp_disp) # encoding: [A,A,0x02,0x3c]
24 # CHECK: lui $2, %tprel_hi(_gp_disp) # encoding: [A,A,0x02,0x3c]
29 lui $2, %hi(_gp_disp)
33 lui $2, %dtprel_hi(_gp_disp)
39 lui $2, %tprel_hi(_gp_disp)
hilo-addressing.s 6 lui $4,%hi(addr)
  /frameworks/native/opengl/libagl/arch-mips/
fixed_asm.S 41 lui $t3,0x8000
56 lui $t1,0x8000
  /external/chromium_org/third_party/openssl/openssl/crypto/sha/asm/
sha1-mips.pl 288 lui $K,0x5a82
295 lui $K,0x6ed9
300 lui $K,0x8f1b
305 lui $K,0xca62
sha1-mips.S 40 lui $31,0x5a82
507 lui $31,0x6ed9
869 lui $31,0x8f1b
1271 lui $31,0xca62
  /external/openssl/crypto/sha/asm/
sha1-mips.pl 288 lui $K,0x5a82
295 lui $K,0x6ed9
300 lui $K,0x8f1b
305 lui $K,0xca62
sha1-mips.S 40 lui $31,0x5a82
507 lui $31,0x6ed9
869 lui $31,0x8f1b
1271 lui $31,0xca62
  /system/core/libcutils/tests/memset_mips/
android_memset_test.S 42 DBG lui $t1,0xffff /* $a1 must be 16bits */
  /external/chromium_org/v8/test/cctest/
test-disasm-mips.cc 210 COMPARE(lui(a0, 0x1),
211 "3c040001 lui a0, 0x1");
212 COMPARE(lui(v0, 0xffff),
213 "3c02ffff lui v0, 0xffff");
test-assembler-mips.cc 126 // Test lui, ori, and addiu, used in the li pseudo-instruction.
130 __ lui(t0, 0x1234);
206 __ lui(v1, 0x8123); // 0x81230000
513 __ lui(t5, 0x3333);
    [all...]
  /external/v8/test/cctest/
test-disasm-mips.cc 220 COMPARE(lui(a0, 0x1),
221 "3c040001 lui a0, 0x1");
222 COMPARE(lui(v0, 0xffff),
223 "3c02ffff lui v0, 0xffff");
test-assembler-mips.cc 136 // Test lui, ori, and addiu, used in the li pseudo-instruction.
140 __ lui(t0, 0x1234);
216 __ lui(v1, 0x8123); // 0x81230000
517 __ lui(t5, 0x3333);
    [all...]
  /external/qemu/target-mips/
helper.c 291 } lui, lw, srl; member in struct:__anon28342
295 {0x00, 0x3c1b0000, 0xffff0000}, /* 0x3c1b803f : lui k1,%hi(pgd_current_p) */
301 {0x00, 0x3c1b0000, 0xffff0000}, /* 0x3c1b803f : lui k1,%hi(pgd_current_p) */
311 lui_ins = ldl_phys(ebase + handlers[i].lui.off);
314 if (((lui_ins & handlers[i].lui.mask) == handlers[i].lui.op) &&
  /external/chromium_org/v8/src/mips/
disasm-mips.cc 877 case LUI:
878 Format(instr, "lui 'rt, 'imm16x");
assembler-mips.cc 210 // specially coded on MIPS means that it is a lui/ori instruction, and that is
558 return opcode == LUI;
1456 void Assembler::lui(Register rd, int32_t j) { function in class:v8::Assembler
    [all...]
assembler-mips.h 532 // has already deserialized the lui/ori instructions etc.
546 // Here we are patching the address in the LUI/ORI instruction pair.
557 // the instruction that follows LUI/ORI instruction pair. Now, with new jump
559 // follows LUI/ORI pair is substituted with J/JAL, this constant equals
560 // to 3 instructions (LUI+ORI+J/JAL/JR/JALR).
682 void lui(Register rd, int32_t j);
    [all...]
macro-assembler-mips.cc 821 lui(rd, (j.imm32_ >> kLuiShift) & kImm16Mask);
823 lui(rd, (j.imm32_ >> kLuiShift) & kImm16Mask);
832 lui(rd, (j.imm32_ >> kLuiShift) & kImm16Mask);
    [all...]
  /external/v8/src/mips/
disasm-mips.cc 867 case LUI:
868 Format(instr, "lui 'rt, 'imm16x");
assembler-mips.cc 182 // specially coded on MIPS means that it is a lui/ori instruction, and that is
567 return opcode == LUI;
1449 void Assembler::lui(Register rd, int32_t j) { function in class:v8::Assembler
    [all...]
assembler-mips.h 577 // has already deserialized the lui/ori instructions etc.
598 // Here we are patching the address in the LUI/ORI instruction pair.
609 // the instruction that follows LUI/ORI instruction pair. Now, with new jump
611 // follows LUI/ORI pair is substituted with J/JAL, this constant equals
612 // to 3 instructions (LUI+ORI+J/JAL/JR/JALR).
726 void lui(Register rd, int32_t j);
    [all...]
macro-assembler-mips.cc 783 lui(rd, (j.imm32_ >> kLuiShift) & kImm16Mask);
785 lui(rd, (j.imm32_ >> kLuiShift) & kImm16Mask);
794 lui(rd, (j.imm32_ >> kLuiShift) & kImm16Mask);
    [all...]
  /external/jpeg/
mips_idct_le.S 76 #lui $at, %hi(mips_idct_coefs)
324 lui $s8, 0x8080
  /external/pixman/pixman/
pixman-mips-dspr2-asm.h 270 lui \out_8888, 0xff00
306 lui \out2_8888, 0xff00
  /external/chromium_org/third_party/openssl/openssl/crypto/aes/asm/
aes-mips.S 937 lui $2,0x8080
942 lui $25,0x1b1b

Completed in 679 milliseconds

1 2