HomeSort by relevance Sort by last modified time
    Searched refs:addLiveIn (Results 1 - 25 of 87) sorted by null

1 2 3 4

  /external/llvm/lib/Target/AMDGPU/
SIFrameLowering.cpp 100 MRI.addLiveIn(PreloadedScratchWaveOffsetReg);
101 MBB.addLiveIn(PreloadedScratchWaveOffsetReg);
104 MRI.addLiveIn(PreloadedPrivateBufferReg);
105 MBB.addLiveIn(PreloadedPrivateBufferReg);
219 OtherBB.addLiveIn(ScratchRsrcReg);
220 OtherBB.addLiveIn(ScratchWaveOffsetReg);
SIMachineFunctionInfo.cpp 165 BI->addLiveIn(LaneVGPR);
SIISelLowering.cpp 657 MF.addLiveIn(PrivateSegmentBufferReg, &AMDGPU::SReg_128RegClass);
663 MF.addLiveIn(DispatchPtrReg, &AMDGPU::SReg_64RegClass);
669 MF.addLiveIn(InputPtrReg, &AMDGPU::SReg_64RegClass);
722 Reg = MF.addLiveIn(Reg, &AMDGPU::SReg_64RegClass);
730 Reg = MF.addLiveIn(Reg, RC);
743 Reg = MF.addLiveIn(Reg, RC);
766 MF.addLiveIn(Reg, &AMDGPU::SReg_32RegClass);
773 MF.addLiveIn(Reg, &AMDGPU::SReg_32RegClass);
779 MF.addLiveIn(Reg, &AMDGPU::SReg_32RegClass);
785 MF.addLiveIn(Reg, &AMDGPU::SReg_32RegClass)
    [all...]
  /external/mesa3d/src/gallium/drivers/radeon/
SIAssignInterpRegs.cpp 38 void AddLiveIn(MachineFunction * MF, MachineRegisterInfo & MRI,
115 AddLiveIn(&MF, MRI, new_reg, virt_reg);
122 void SIAssignInterpRegsPass::AddLiveIn(MachineFunction * MF,
128 MRI.addLiveIn(physReg, virtReg);
129 MF->front().addLiveIn(physReg);
AMDGPUISelLowering.cpp 321 MRI.addLiveIn(Reg, VirtualRegister);
  /external/llvm/lib/Target/WebAssembly/
WebAssemblyRegStackify.cpp 227 MF.getRegInfo().addLiveIn(WebAssembly::EXPR_STACK);
229 MBB.addLiveIn(WebAssembly::EXPR_STACK);
  /dalvik/dx/src/com/android/dx/ssa/back/
LivenessAnalyzer.java 218 blockN.addLiveIn(regV);
  /external/dexmaker/src/dx/java/com/android/dx/ssa/back/
LivenessAnalyzer.java 219 blockN.addLiveIn(regV);
  /external/llvm/lib/Target/Hexagon/
HexagonCFGOptimizer.cpp 219 LayoutSucc->addLiveIn(NewLI);
  /external/llvm/lib/Target/Mips/
Mips16FrameLowering.cpp 131 EntryBlock->addLiveIn(Reg);
MipsSEISelDAGToDAG.cpp 149 MF.getRegInfo().addLiveIn(Mips::T9_64);
150 MBB.addLiveIn(Mips::T9_64);
177 MF.getRegInfo().addLiveIn(Mips::T9);
178 MBB.addLiveIn(Mips::T9);
212 MF.getRegInfo().addLiveIn(Mips::V0);
213 MBB.addLiveIn(Mips::V0);
    [all...]
MipsSEFrameLowering.cpp 487 MBB.addLiveIn(ABI.GetEhDataReg(I));
575 MBB.addLiveIn(Mips::COP013);
589 MBB.addLiveIn(Mips::COP014);
600 MBB.addLiveIn(Mips::COP012);
790 EntryBlock->addLiveIn(Reg);
    [all...]
  /external/llvm/lib/Target/MSP430/
MSP430FrameLowering.cpp 78 I->addLiveIn(MSP430::FP);
200 MBB.addLiveIn(Reg);
  /external/llvm/include/llvm/CodeGen/
MachineBasicBlock.h 345 void addLiveIn(MCPhysReg PhysReg, LaneBitmask LaneMask = ~0u) {
348 void addLiveIn(const RegisterMaskPair &RegMaskPair) {
353 /// this than repeatedly calling isLiveIn before calling addLiveIn for every
360 unsigned addLiveIn(MCPhysReg PhysReg, const TargetRegisterClass *RC);
    [all...]
MachineFunction.h 351 /// addLiveIn - Add the specified physical register as a live-in value and
353 unsigned addLiveIn(unsigned PReg, const TargetRegisterClass *RC);
  /external/llvm/lib/Target/SystemZ/
SystemZFrameLowering.cpp 121 MBB.addLiveIn(GPR64);
205 MBB.addLiveIn(Reg);
384 I->addLiveIn(SystemZ::R11D);
  /external/llvm/lib/CodeGen/
MachineRegisterInfo.cpp 389 EntryMBB->addLiveIn(LiveIns[i].first);
393 EntryMBB->addLiveIn(LiveIns[i].first);
VirtRegMap.cpp 280 MBB->addLiveIn(PhysReg, LaneMask);
310 MBB->addLiveIn(PhysReg);
317 // each MBB's LiveIns set before calling addLiveIn on them.
CallingConvLower.cpp 246 unsigned VReg = MF.addLiveIn(PReg, RC);
MachineBasicBlock.cpp 375 MachineBasicBlock::addLiveIn(MCPhysReg PhysReg, const TargetRegisterClass *RC) {
402 addLiveIn(PhysReg);
861 NMBB->addLiveIn(LI);
    [all...]
MachineFunction.cpp 466 unsigned MachineFunction::addLiveIn(unsigned PReg,
484 MRI.addLiveIn(PReg, VReg);
    [all...]
  /external/llvm/lib/Target/Sparc/
SparcFrameLowering.cpp 342 MBB->addLiveIn(reg - SP::I0_I1 + SP::O0_O1);
348 MBB->addLiveIn(reg - SP::I0 + SP::O0);
  /external/llvm/lib/Target/X86/
X86FrameLowering.cpp     [all...]
  /external/llvm/lib/Target/XCore/
XCoreFrameLowering.cpp 262 MBB.addLiveIn(XCore::LR);
287 MBB.addLiveIn(SpillList[i].Reg);
438 MBB.addLiveIn(Reg);
  /external/llvm/lib/Target/ARM/
ARMFrameLowering.cpp     [all...]

Completed in 727 milliseconds

1 2 3 4