HomeSort by relevance Sort by last modified time
    Searched refs:reg1 (Results 76 - 100 of 110) sorted by null

1 2 34 5

  /external/v8/src/ia32/
assembler-ia32.h 696 void cmp(Register reg0, Register reg1) { cmp(reg0, Operand(reg1)); }
781 void test(Register reg0, Register reg1) { test(reg0, Operand(reg1)); }
    [all...]
macro-assembler-ia32.cc     [all...]
macro-assembler-ia32.h 48 bool AreAliased(Register reg1, Register reg2, Register reg3 = no_reg,
    [all...]
  /external/v8/src/s390/
macro-assembler-s390.h 66 Register GetRegisterThatIsNotOneOf(Register reg1, Register reg2 = no_reg,
73 bool AreAliased(Register reg1, Register reg2, Register reg3 = no_reg,
    [all...]
macro-assembler-s390.cc     [all...]
  /prebuilts/go/darwin-x86/src/cmd/vendor/golang.org/x/arch/x86/x86asm/
gnu.go 28 _, reg1 := inst.Args[0].(Reg)
30 if reg1 && reg2 && (inst.Opcode>>24 == 0xDC || inst.Opcode>>24 == 0xDE) {
  /prebuilts/go/linux-x86/src/cmd/vendor/golang.org/x/arch/x86/x86asm/
gnu.go 28 _, reg1 := inst.Args[0].(Reg)
30 if reg1 && reg2 && (inst.Opcode>>24 == 0xDC || inst.Opcode>>24 == 0xDE) {
  /toolchain/binutils/binutils-2.25/opcodes/
aarch64-opc.c 2233 const int reg1 = (first_reg + 1) & 0x1f; local
    [all...]
  /art/compiler/utils/mips/
assembler_mips_test.cc 259 DriverStr(RepeatRRR(&mips::MipsAssembler::Addu, "addu ${reg1}, ${reg2}, ${reg3}"), "Addu");
263 DriverStr(RepeatRRIb(&mips::MipsAssembler::Addiu, -16, "addiu ${reg1}, ${reg2}, {imm}"), "Addiu");
267 DriverStr(RepeatRRR(&mips::MipsAssembler::Subu, "subu ${reg1}, ${reg2}, ${reg3}"), "Subu");
271 DriverStr(RepeatRR(&mips::MipsAssembler::MultR2, "mult ${reg1}, ${reg2}"), "MultR2");
275 DriverStr(RepeatRR(&mips::MipsAssembler::MultuR2, "multu ${reg1}, ${reg2}"), "MultuR2");
279 DriverStr(RepeatRR(&mips::MipsAssembler::DivR2, "div $zero, ${reg1}, ${reg2}"), "DivR2Basic");
283 DriverStr(RepeatRR(&mips::MipsAssembler::DivuR2, "divu $zero, ${reg1}, ${reg2}"), "DivuR2Basic");
287 DriverStr(RepeatRRR(&mips::MipsAssembler::MulR2, "mul ${reg1}, ${reg2}, ${reg3}"), "MulR2");
291 DriverStr(RepeatRRR(&mips::MipsAssembler::DivR2, "div $zero, ${reg2}, ${reg3}\nmflo ${reg1}"),
296 DriverStr(RepeatRRR(&mips::MipsAssembler::ModR2, "div $zero, ${reg2}, ${reg3}\nmfhi ${reg1}"),
    [all...]
  /art/runtime/arch/mips/
quick_entrypoints_mips.S 868 .macro LOAD_LONG_TO_REG reg1, reg2, next_arg, index_reg, next_index, label
869 lw $\reg1, -8($\next_arg) # next_arg points to argument after the current one (offset is 8)
885 .macro LOAD_DOUBLE_TO_REG reg1, reg2, next_arg, index_reg, tmp, label
887 LDu $\reg1, $\reg2, -8, $\next_arg, $\tmp # next_arg points to argument after the current one
895 .macro LOAD_DOUBLE_TO_REG reg1, reg2, next_arg, index_reg, tmp, label
896 LDu $\reg1, $\reg2, -8, $\next_arg, $\tmp # next_arg points to argument after the current one
    [all...]
  /external/elfutils/tests/
run-addrcfi.sh 34 integer reg1 (%ecx): undefined
81 integer reg1 (%ecx): undefined
133 integer reg1 (%rdx): undefined
199 integer reg1 (%rdx): undefined
303 integer reg1 (r1): location expression: call_frame_cfa stack_value
    [all...]
  /toolchain/binutils/binutils-2.25/gas/config/
bfin-parse.y 228 valid_dreg_pair (Register *reg1, Expr_Node *reg2)
230 if (!IS_DREG (*reg1))
236 if (reg1->regno != 1 && reg1->regno != 3)
242 if (imm7 (reg2) != reg1->regno - 1)
248 reg1->regno--;
    [all...]
tc-tic6x.c     [all...]
  /external/vixl/src/aarch64/
macro-assembler-aarch64.h     [all...]
  /art/compiler/utils/x86/
assembler_x86.cc     [all...]
  /external/elfutils/libdw/
known-dwarf.h 499 DWARF_ONE_KNOWN_DW_OP (reg1, DW_OP_reg1) \
    [all...]
  /external/libyuv/files/include/libyuv/
row.h 596 #define VMEMOPREG(opcode, offset, base, index, scale, reg1, reg2) \
599 " (%%r15,%%r14),%%" #reg1 ",%%" #reg2 "\n" BUNDLEUNLOCK
621 #define VMEMOPREG(opcode, offset, base, index, scale, reg1, reg2) \
622 #opcode " " #offset "(%" #base ",%" #index "," #scale "),%%" #reg1 \
    [all...]
  /external/v8/src/full-codegen/arm/
full-codegen-arm.cc     [all...]
  /external/v8/src/x87/
macro-assembler-x87.cc     [all...]
macro-assembler-x87.h 51 bool AreAliased(Register reg1, Register reg2, Register reg3 = no_reg,
    [all...]
  /external/valgrind/VEX/priv/
host_s390_isel.c 3386 HReg reg1, reg2; local
    [all...]
  /external/v8/src/crankshaft/x87/
lithium-codegen-x87.cc 409 void LCodeGen::X87LoadForUsage(X87Register reg1, X87Register reg2) {
410 DCHECK(x87_stack_.Contains(reg1));
412 if (reg1.is(reg2) && x87_stack_.depth() == 1) {
413 __ fld(x87_stack_.st(reg1));
414 x87_stack_.push(reg1);
418 x87_stack_.Fxch(reg1, 1);
    [all...]
  /external/v8/src/x64/
macro-assembler-x64.cc     [all...]
macro-assembler-x64.h 68 bool AreAliased(Register reg1,
    [all...]
  /art/compiler/optimizing/
code_generator_arm_vixl.cc 4834 vixl32::Register reg1 = InputRegisterAt(rem, 0); local
    [all...]

Completed in 805 milliseconds

1 2 34 5