Home | History | Annotate | only in /external/llvm/lib/Target/Sparc
Up to higher level directory
NameDateSize
AsmParser/21-Aug-2018
CMakeLists.txt21-Aug-20181.1K
DelaySlotFiller.cpp21-Aug-201814.9K
Disassembler/21-Aug-2018
InstPrinter/21-Aug-2018
LeonFeatures.td21-Aug-20184.2K
LeonPasses.cpp21-Aug-201833.5K
LeonPasses.h21-Aug-20185.8K
LLVMBuild.txt21-Aug-20181K
MCTargetDesc/21-Aug-2018
README.txt21-Aug-20181.5K
Sparc.h21-Aug-20185.3K
Sparc.td21-Aug-20185.7K
SparcAsmPrinter.cpp21-Aug-201816.3K
SparcCallingConv.td21-Aug-20185.6K
SparcFrameLowering.cpp21-Aug-201813.2K
SparcFrameLowering.h21-Aug-20182.4K
SparcInstr64Bit.td21-Aug-201821.6K
SparcInstrAliases.td21-Aug-201820.6K
SparcInstrFormats.td21-Aug-201810.3K
SparcInstrInfo.cpp21-Aug-201818.6K
SparcInstrInfo.h21-Aug-20184K
SparcInstrInfo.td21-Aug-201867.9K
SparcInstrVIS.td21-Aug-201811.1K
SparcISelDAGToDAG.cpp21-Aug-201814.6K
SparcISelLowering.cpp21-Aug-2018138.6K
SparcISelLowering.h21-Aug-20189.9K
SparcMachineFunctionInfo.cpp21-Aug-2018448
SparcMachineFunctionInfo.h21-Aug-20181.9K
SparcMCInstLower.cpp21-Aug-20183.3K
SparcRegisterInfo.cpp21-Aug-20188.1K
SparcRegisterInfo.h21-Aug-20181.7K
SparcRegisterInfo.td21-Aug-201813.7K
SparcSchedule.td21-Aug-20186.4K
SparcSubtarget.cpp21-Aug-20183.2K
SparcSubtarget.h21-Aug-20184.4K
SparcTargetMachine.cpp21-Aug-20187.8K
SparcTargetMachine.h21-Aug-20182.7K
SparcTargetObjectFile.cpp21-Aug-20181.6K
SparcTargetObjectFile.h21-Aug-20181,014
SparcTargetStreamer.h21-Aug-20181.5K
TargetInfo/21-Aug-2018

README.txt

      1 To-do
      2 -----
      3 
      4 * Keep the address of the constant pool in a register instead of forming its
      5   address all of the time.
      6 * We can fold small constant offsets into the %hi/%lo references to constant
      7   pool addresses as well.
      8 * When in V9 mode, register allocate %icc[0-3].
      9 * Add support for isel'ing UMUL_LOHI instead of marking it as Expand.
     10 * Emit the 'Branch on Integer Register with Prediction' instructions.  It's
     11   not clear how to write a pattern for this though:
     12 
     13 float %t1(int %a, int* %p) {
     14         %C = seteq int %a, 0
     15         br bool %C, label %T, label %F
     16 T:
     17         store int 123, int* %p
     18         br label %F
     19 F:
     20         ret float undef
     21 }
     22 
     23 codegens to this:
     24 
     25 t1:
     26         save -96, %o6, %o6
     27 1)      subcc %i0, 0, %l0
     28 1)      bne .LBBt1_2    ! F
     29         nop
     30 .LBBt1_1:       ! T
     31         or %g0, 123, %l0
     32         st %l0, [%i1]
     33 .LBBt1_2:       ! F
     34         restore %g0, %g0, %g0
     35         retl
     36         nop
     37 
     38 1) should be replaced with a brz in V9 mode.
     39 
     40 * Same as above, but emit conditional move on register zero (p192) in V9
     41   mode.  Testcase:
     42 
     43 int %t1(int %a, int %b) {
     44         %C = seteq int %a, 0
     45         %D = select bool %C, int %a, int %b
     46         ret int %D
     47 }
     48 
     49 * Emit MULX/[SU]DIVX instructions in V9 mode instead of fiddling
     50   with the Y register, if they are faster.
     51 
     52 * Codegen bswap(load)/store(bswap) -> load/store ASI
     53 
     54 * Implement frame pointer elimination, e.g. eliminate save/restore for
     55   leaf fns.
     56 * Fill delay slots
     57 
     58 * Use %g0 directly to materialize 0. No instruction is required.
     59