Home | History | Annotate | Download | only in MCTargetDesc
      1 //===-- AMDGPUMCTargetDesc.cpp - AMDGPU Target Descriptions ---------------===//
      2 //
      3 //                     The LLVM Compiler Infrastructure
      4 //
      5 // This file is distributed under the University of Illinois Open Source
      6 // License. See LICENSE.TXT for details.
      7 //
      8 //===----------------------------------------------------------------------===//
      9 //
     10 /// \file
     11 /// \brief This file provides AMDGPU specific target descriptions.
     12 //
     13 //===----------------------------------------------------------------------===//
     14 
     15 #include "AMDGPUMCTargetDesc.h"
     16 #include "AMDGPUMCAsmInfo.h"
     17 #include "InstPrinter/AMDGPUInstPrinter.h"
     18 #include "llvm/MC/MCCodeGenInfo.h"
     19 #include "llvm/MC/MCInstrInfo.h"
     20 #include "llvm/MC/MCRegisterInfo.h"
     21 #include "llvm/MC/MCStreamer.h"
     22 #include "llvm/MC/MCSubtargetInfo.h"
     23 #include "llvm/MC/MachineLocation.h"
     24 #include "llvm/Support/ErrorHandling.h"
     25 #include "llvm/Support/TargetRegistry.h"
     26 
     27 #define GET_INSTRINFO_MC_DESC
     28 #include "AMDGPUGenInstrInfo.inc"
     29 
     30 #define GET_SUBTARGETINFO_MC_DESC
     31 #include "AMDGPUGenSubtargetInfo.inc"
     32 
     33 #define GET_REGINFO_MC_DESC
     34 #include "AMDGPUGenRegisterInfo.inc"
     35 
     36 using namespace llvm;
     37 
     38 static MCInstrInfo *createAMDGPUMCInstrInfo() {
     39   MCInstrInfo *X = new MCInstrInfo();
     40   InitAMDGPUMCInstrInfo(X);
     41   return X;
     42 }
     43 
     44 static MCRegisterInfo *createAMDGPUMCRegisterInfo(StringRef TT) {
     45   MCRegisterInfo *X = new MCRegisterInfo();
     46   InitAMDGPUMCRegisterInfo(X, 0);
     47   return X;
     48 }
     49 
     50 static MCSubtargetInfo *createAMDGPUMCSubtargetInfo(StringRef TT, StringRef CPU,
     51                                                    StringRef FS) {
     52   MCSubtargetInfo * X = new MCSubtargetInfo();
     53   InitAMDGPUMCSubtargetInfo(X, TT, CPU, FS);
     54   return X;
     55 }
     56 
     57 static MCCodeGenInfo *createAMDGPUMCCodeGenInfo(StringRef TT, Reloc::Model RM,
     58                                                CodeModel::Model CM,
     59                                                CodeGenOpt::Level OL) {
     60   MCCodeGenInfo *X = new MCCodeGenInfo();
     61   X->InitMCCodeGenInfo(RM, CM, OL);
     62   return X;
     63 }
     64 
     65 static MCInstPrinter *createAMDGPUMCInstPrinter(const Target &T,
     66                                                 unsigned SyntaxVariant,
     67                                                 const MCAsmInfo &MAI,
     68                                                 const MCInstrInfo &MII,
     69                                                 const MCRegisterInfo &MRI,
     70                                                 const MCSubtargetInfo &STI) {
     71   return new AMDGPUInstPrinter(MAI, MII, MRI);
     72 }
     73 
     74 static MCCodeEmitter *createAMDGPUMCCodeEmitter(const MCInstrInfo &MCII,
     75                                                 const MCRegisterInfo &MRI,
     76                                                 const MCSubtargetInfo &STI,
     77                                                 MCContext &Ctx) {
     78   if (STI.getFeatureBits() & AMDGPU::Feature64BitPtr) {
     79     return createSIMCCodeEmitter(MCII, MRI, STI, Ctx);
     80   } else {
     81     return createR600MCCodeEmitter(MCII, MRI, STI);
     82   }
     83 }
     84 
     85 static MCStreamer *createMCStreamer(const Target &T, StringRef TT,
     86                                     MCContext &Ctx, MCAsmBackend &MAB,
     87                                     raw_ostream &_OS,
     88                                     MCCodeEmitter *_Emitter,
     89                                     bool RelaxAll,
     90                                     bool NoExecStack) {
     91   return createELFStreamer(Ctx, MAB, _OS, _Emitter, false, false);
     92 }
     93 
     94 extern "C" void LLVMInitializeR600TargetMC() {
     95 
     96   RegisterMCAsmInfo<AMDGPUMCAsmInfo> Y(TheAMDGPUTarget);
     97 
     98   TargetRegistry::RegisterMCCodeGenInfo(TheAMDGPUTarget, createAMDGPUMCCodeGenInfo);
     99 
    100   TargetRegistry::RegisterMCInstrInfo(TheAMDGPUTarget, createAMDGPUMCInstrInfo);
    101 
    102   TargetRegistry::RegisterMCRegInfo(TheAMDGPUTarget, createAMDGPUMCRegisterInfo);
    103 
    104   TargetRegistry::RegisterMCSubtargetInfo(TheAMDGPUTarget, createAMDGPUMCSubtargetInfo);
    105 
    106   TargetRegistry::RegisterMCInstPrinter(TheAMDGPUTarget, createAMDGPUMCInstPrinter);
    107 
    108   TargetRegistry::RegisterMCCodeEmitter(TheAMDGPUTarget, createAMDGPUMCCodeEmitter);
    109 
    110   TargetRegistry::RegisterMCAsmBackend(TheAMDGPUTarget, createAMDGPUAsmBackend);
    111 
    112   TargetRegistry::RegisterMCObjectStreamer(TheAMDGPUTarget, createMCStreamer);
    113 }
    114