/external/llvm/tools/llvm-prof/ |
llvm-prof.cpp | 179 outs() << "===" << std::string(73, '-') << "===\n" 181 if (PIL.getNumExecutions() != 1) outs() << "s"; 182 outs() << ":\n"; 185 outs() << " "; 186 if (e != 1) outs() << i+1 << ". "; 187 outs() << PIL.getExecution(i) << "\n"; 190 outs() << "\n===" << std::string(73, '-') << "===\n"; 191 outs() << "Function execution frequencies:\n\n"; 194 outs() << " ## Frequency\n"; 197 outs() << "\n NOTE: " << e-i << " function" [all...] |
/external/llvm/lib/Target/Hexagon/ |
HexagonIntrinsicsV4.td | 21 : ALU32_rr<(outs IntRegs:$dst), (ins IntRegs:$src1, IntRegs:$src2), 26 : ALU32_rr<(outs DoubleRegs:$dst), (ins s8Imm:$src1, IntRegs:$src2), 31 : ALU32_rr<(outs DoubleRegs:$dst), (ins IntRegs:$src1, s8Imm:$src2), 36 : ALU32_rr<(outs PredRegs:$dst), (ins IntRegs:$src1, IntRegs:$src2), 41 : ALU32_rr<(outs PredRegs:$dst), (ins IntRegs:$src1, s10Imm:$src2), 46 : ALU32_rr<(outs PredRegs:$dst), (ins IntRegs:$src1, u9Imm:$src2), 51 : ALU32_rr<(outs IntRegs:$dst), (ins IntRegs:$src1, IntRegs:$src2), 56 : ALU32_rr<(outs IntRegs:$dst), (ins IntRegs:$src1, s8Imm:$src2), 61 : ALU32_rr<(outs IntRegs:$dst), (ins IntRegs:$src1, s8Imm:$src2), 70 : SInst<(outs PredRegs:$dst), (ins IntRegs:$src1, IntRegs:$src2) [all...] |
/external/llvm/lib/Target/SystemZ/ |
SystemZInstrFormats.td | 14 class InstSystemZ<int size, dag outs, dag ins, string asmstr, 18 dag OutOperandList = outs; 158 class InstRI<bits<12> op, dag outs, dag ins, string asmstr, list<dag> pattern> 159 : InstSystemZ<4, outs, ins, asmstr, pattern> { 172 class InstRIEb<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern> 173 : InstSystemZ<6, outs, ins, asmstr, pattern> { 191 class InstRIEc<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern> 192 : InstSystemZ<6, outs, ins, asmstr, pattern> { 209 class InstRIEd<bits<16> op, dag outs, dag ins, string asmstr, list<dag> pattern> 210 : InstSystemZ<6, outs, ins, asmstr, pattern> [all...] |
/external/llvm/lib/Target/X86/ |
X86InstrMMX.td | 93 def irr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), 100 def irm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), 111 def rr : MMXI<opc, MRMSrcReg, (outs VR64:$dst), 116 def rm : MMXI<opc, MRMSrcMem, (outs VR64:$dst), 122 def ri : MMXIi8<opc2, ImmForm, (outs VR64:$dst), 133 def rr64 : MMXSS38I<opc, MRMSrcReg, (outs VR64:$dst), (ins VR64:$src), 138 def rm64 : MMXSS38I<opc, MRMSrcMem, (outs VR64:$dst), (ins i64mem:$src), 150 def rr64 : MMXSS38I<opc, MRMSrcReg, (outs VR64:$dst), 155 def rm64 : MMXSS38I<opc, MRMSrcMem, (outs VR64:$dst), 167 def R64irr : MMXSS3AI<0x0F, MRMSrcReg, (outs VR64:$dst) [all...] |
X86InstrArithmetic.td | 20 (outs GR16:$dst), (ins i32mem:$src), 24 (outs GR32:$dst), (ins i32mem:$src), 30 (outs GR32:$dst), (ins lea64_32mem:$src), 36 def LEA64r : RI<0x8D, MRMSrcMem, (outs GR64:$dst), (ins lea64mem:$src), 61 def MUL8r : I<0xF6, MRM4r, (outs), (ins GR8:$src), "mul{b}\t$src", 69 def MUL16r : I<0xF7, MRM4r, (outs), (ins GR16:$src), 74 def MUL32r : I<0xF7, MRM4r, (outs), (ins GR32:$src), 80 def MUL64r : RI<0xF7, MRM4r, (outs), (ins GR64:$src), 86 def MUL8m : I<0xF6, MRM4m, (outs), (ins i8mem :$src), 96 def MUL16m : I<0xF7, MRM4m, (outs), (ins i16mem:$src) [all...] |
/external/llvm/tools/bugpoint/ |
BugDriver.cpp | 122 outs() << "Read input file : '" << Filenames[0] << "'\n"; 128 outs() << "Linking in input file: '" << Filenames[i] << "'\n"; 138 outs() << "*** All input ok\n"; 164 outs() << "Running selected passes on program to test for crash: "; 173 outs() << "Running the code generator to test for a crash: "; 177 outs() << Error; 180 outs() << '\n'; 188 outs() << "Generating reference output from raw program: "; 203 outs() << "*** Checking the code generator...\n"; 210 outs() << "\n*** Output matches: Debugging miscompilation!\n" [all...] |
/frameworks/rs/cpu_ref/ |
rsCpuScriptGroup.cpp | 86 if (sl->outs[ct]) { 87 mp->ptrOut = (uint8_t *)sl->outs[ct]->mHal.drvState.lod[0].mallocPtr; 89 ostep = sl->outs[ct]->mHal.state.elementSizeBytes; 91 mp->out = mp->ptrOut + sl->outs[ct]->mHal.drvState.lod[0].stride * p->y; 93 if (sl->outs[ct]->mHal.drvState.lod[0].dimY > p->lid) { 94 mp->out = mp->ptrOut + sl->outs[ct]->mHal.drvState.lod[0].stride * p->lid; 114 Vector<Allocation *> outs; local 185 outs.add(aout); 201 si->forEachMtlsSetup(ins[ct], outs[ct], NULL, 0, NULL, &mtls); 203 si->preLaunch(slot, ins[ct], outs[ct], mtls.fep.usr, mtls.fep.usrLen, NULL) [all...] |
/dalvik/dx/tests/062-dex-synch-method/ |
expected.txt | 2 regs: 0003; ins: 0001; outs: 0000 9 regs: 0006; ins: 0002; outs: 0001 27 regs: 000b; ins: 0004; outs: 0000 45 regs: 000b; ins: 0003; outs: 0000 62 regs: 0004; ins: 0001; outs: 0001 78 regs: 0002; ins: 0000; outs: 0000 84 regs: 0004; ins: 0001; outs: 0001 101 regs: 0009; ins: 0003; outs: 0000 118 regs: 0009; ins: 0002; outs: 0000 134 regs: 0002; ins: 0000; outs: 000 [all...] |
/external/clang/lib/StaticAnalyzer/Checkers/ |
TraversalChecker.cpp | 45 // It is mildly evil to print directly to llvm::outs() rather than emitting 49 llvm::outs() << C.getSourceManager().getSpellingLineNumber(Loc) << " " 54 llvm::outs() << "--END FUNCTION--\n"; 78 // It is mildly evil to print directly to llvm::outs() rather than emitting 81 llvm::outs().indent(Indentation); 82 Call.dump(llvm::outs()); 95 // It is mildly evil to print directly to llvm::outs() rather than emitting 98 llvm::outs().indent(Indentation); 100 llvm::outs() << "Returning void\n"; 102 llvm::outs() << "Returning " << C.getSVal(CallE) << "\n" [all...] |
/external/chromium_org/third_party/mesa/src/src/gallium/drivers/radeon/ |
SIInstrInfo.td | 31 class InstSI <dag outs, dag ins, string asm, list<dag> pattern> : 32 AMDGPUInst<outs, ins, asm, pattern> { 42 class Enc32 <dag outs, dag ins, string asm, list<dag> pattern> : 43 InstSI <outs, ins, asm, pattern> { 48 class Enc64 <dag outs, dag ins, string asm, list<dag> pattern> : 49 InstSI <outs, ins, asm, pattern> { 113 (outs), 145 class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : 146 Enc64 <outs, ins, asm, pattern> { 182 class MTBUF <bits<3> op, dag outs, dag ins, string asm, list<dag> pattern> [all...] |
/external/mesa3d/src/gallium/drivers/radeon/ |
SIInstrInfo.td | 31 class InstSI <dag outs, dag ins, string asm, list<dag> pattern> : 32 AMDGPUInst<outs, ins, asm, pattern> { 42 class Enc32 <dag outs, dag ins, string asm, list<dag> pattern> : 43 InstSI <outs, ins, asm, pattern> { 48 class Enc64 <dag outs, dag ins, string asm, list<dag> pattern> : 49 InstSI <outs, ins, asm, pattern> { 113 (outs), 145 class MIMG <bits<7> op, dag outs, dag ins, string asm, list<dag> pattern> : 146 Enc64 <outs, ins, asm, pattern> { 182 class MTBUF <bits<3> op, dag outs, dag ins, string asm, list<dag> pattern> [all...] |
/dalvik/dx/tests/078-dex-local-variable-table/ |
expected.txt | 2 regs: 0003; ins: 0001; outs: 0001 17 regs: 0003; ins: 0000; outs: 0000 35 regs: 0004; ins: 0001; outs: 0000 55 regs: 0004; ins: 0001; outs: 0000 79 regs: 0006; ins: 0001; outs: 0000 107 regs: 0005; ins: 0001; outs: 0000 140 regs: 0004; ins: 0001; outs: 0000 156 regs: 0004; ins: 0001; outs: 0000 172 regs: 0004; ins: 0001; outs: 0000 188 regs: 0008; ins: 0002; outs: 000 [all...] |
/external/llvm/lib/CodeGen/ |
CallingConvLower.cpp | 86 bool CCState::CheckReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, 89 for (unsigned i = 0, e = Outs.size(); i != e; ++i) { 90 MVT VT = Outs[i].VT; 91 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags; 100 void CCState::AnalyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, 103 for (unsigned i = 0, e = Outs.size(); i != e; ++i) { 104 MVT VT = Outs[i].VT; 105 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags; 118 void CCState::AnalyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Outs, 120 unsigned NumOps = Outs.size() [all...] |
/external/llvm/lib/Target/ARM/ |
ARMInstrThumb.td | 256 PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), NoItinerary, 261 PseudoInst<(outs), (ins i32imm:$amt), NoItinerary, 272 def tNOP : T1pI<(outs), (ins), NoItinerary, "nop", "", []>, 276 def tYIELD : T1pI<(outs), (ins), NoItinerary, "yield", "", []>, 280 def tWFE : T1pI<(outs), (ins), NoItinerary, "wfe", "", []>, 284 def tWFI : T1pI<(outs), (ins), NoItinerary, "wfi", "", []>, 288 def tSEV : T1pI<(outs), (ins), NoItinerary, "sev", "", []>, 294 def tBKPT : T1I<(outs), (ins imm0_255:$val), NoItinerary, "bkpt\t$val", 303 def tSETEND : T1I<(outs), (ins setend_op:$end), NoItinerary, "setend\t$end", 314 def tCPS : T1I<(outs), (ins imod_op:$imod, iflags_op:$iflags) [all...] |
/dalvik/dx/tests/057-dex-call-virtual/ |
expected.txt | 2 regs: 0004; ins: 0001; outs: 0002
|
/dalvik/dx/tests/058-dex-call-direct/ |
expected.txt | 2 regs: 0004; ins: 0001; outs: 0002
|
/dalvik/dx/tests/071-dex-java-stack-ops/ |
expected.txt | 2 regs: 0003; ins: 0000; outs: 0001 11 regs: 0006; ins: 0000; outs: 0001 26 regs: 0006; ins: 0000; outs: 0002 35 regs: 0008; ins: 0000; outs: 0001 54 regs: 0008; ins: 0000; outs: 0002 67 regs: 000a; ins: 0000; outs: 0001 90 regs: 000a; ins: 0000; outs: 0002 107 regs: 000a; ins: 0000; outs: 0002 126 regs: 000a; ins: 0000; outs: 0002 139 regs: 0005; ins: 0000; outs: 000 [all...] |
/dalvik/dx/tests/075-dex-cat2-value-merge/ |
expected.txt | 2 regs: 0008; ins: 0001; outs: 0000
|
/external/llvm/test/TableGen/ |
cast.td | 25 def outs; 67 def PS : Inst<opcode, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), 71 def PD : Inst<opcode, (outs VR128:$dst), (ins VR128:$src1, VR128:$src2), 79 Inst<opcode,(outs VR128:$dst), (ins VR128:$src1, VR128:$src2),
|
/dalvik/dx/tests/064-dex-array-access/ |
expected.txt | 2 regs: 0007; ins: 0002; outs: 0000 15 regs: 0007; ins: 0002; outs: 0000 28 regs: 0007; ins: 0002; outs: 0000 41 regs: 0007; ins: 0002; outs: 0000 54 regs: 0007; ins: 0002; outs: 0000 67 regs: 0008; ins: 0002; outs: 0000 80 regs: 0007; ins: 0002; outs: 0000 93 regs: 0008; ins: 0002; outs: 0000 106 regs: 0007; ins: 0002; outs: 0000 119 regs: 0005; ins: 0001; outs: 000 [all...] |
/external/llvm/tools/llvm-objdump/ |
llvm-objdump.cpp | 147 outs() << ToolName << ": error reading file: " << ec.message() << ".\n"; 148 outs().flush(); 249 outs() << output; 343 outs() << "Atom " << (*AI)->getName() << ": \n"; 348 IP->printInst(&II->Inst, outs(), ""); 349 outs() << "\n"; 420 outs() << "Disassembly of section "; 422 outs() << SegmentName << ","; 423 outs() << name << ':'; 459 outs() << '\n' << Symbols[si].second << ":\n" [all...] |
/external/llvm/lib/Target/Mips/ |
Mips16InstrFormats.td | 36 class MipsInst16_Base<dag outs, dag ins, string asmstr, list<dag> pattern, 42 let OutOperandList = outs; 55 class MipsInst16<dag outs, dag ins, string asmstr, list<dag> pattern, 57 MipsInst16_Base<outs, ins, asmstr, pattern, itin> 72 class MipsInst16_32<dag outs, dag ins, string asmstr, list<dag> pattern, 74 MipsInst16_Base<outs, ins, asmstr, pattern, itin> 82 class MipsInst16_EXTEND<dag outs, dag ins, string asmstr, list<dag> pattern, 84 MipsInst16_32<outs, ins, asmstr, pattern, itin> 92 class MipsPseudo16<dag outs, dag ins, string asmstr, list<dag> pattern>: 93 MipsInst16<outs, ins, asmstr, pattern, IIPseudo> [all...] |
/dalvik/dx/tests/047-dex-wide-args/ |
expected.txt | 2 regs: 0010; ins: 0006; outs: 0000 19 regs: 0010; ins: 0006; outs: 0000
|
/dalvik/dx/tests/072-dex-switch-edge-cases/ |
expected.txt | 2 regs: 0005; ins: 0002; outs: 0000 10 regs: 0005; ins: 0002; outs: 0000 24 regs: 0005; ins: 0002; outs: 0000 38 regs: 0005; ins: 0002; outs: 0000 52 regs: 0005; ins: 0002; outs: 0000 71 regs: 0005; ins: 0002; outs: 0000 90 regs: 0005; ins: 0002; outs: 0000 109 regs: 0005; ins: 0002; outs: 0000
|
/dalvik/dx/tests/090-dex-unify-arrays/ |
expected.txt | 2 regs: 0004; ins: 0001; outs: 0000 16 regs: 0004; ins: 0001; outs: 0001 32 regs: 0004; ins: 0001; outs: 0001 48 regs: 0004; ins: 0001; outs: 0001 64 regs: 0004; ins: 0001; outs: 0001 80 regs: 0004; ins: 0001; outs: 0001 96 regs: 0004; ins: 0001; outs: 0000 110 regs: 0004; ins: 0001; outs: 0000
|